Fourth International Workshop on
Formal Techniques for Safety-Critical Systems
(FTSCS 2015)

Preliminary Proceedings

Editors: Cyrille Artho and Peter Csaba Ölveczky
Preface

This volume contains the preliminary proceedings of the Fourth International Workshop on Formal Techniques for Safety-Critical Systems (FTSCS 2015), held in beautiful Paris on November 6–7, 2015, as a satellite event of the ICFEM conference.

The aim of this workshop is to bring together researchers and engineers who are interested in the application of formal and semi-formal methods to improve the quality of safety-critical computer systems. FTSCS strives to promote research and development of formal methods and tools for industrial applications, and is particularly interested in industrial applications of formal methods. Specific topics include, but are not limited to:

- case studies and experience reports on the use of formal methods for analyzing safety-critical systems, including avionics, automotive, medical, and other kinds of safety-critical and QoS-critical systems;
- methods, techniques and tools to support automated analysis, certification, debugging, etc., of complex safety/QoS-critical systems;
- analysis methods that address the limitations of formal methods in industry (usability, scalability, etc.);
- formal analysis support for modeling languages used in industry, such as AADL, Ptolemy, SysML, SCADE, Modelica, etc.; and
- code generation from validated models.

The workshop received 46 submissions; 41 of these were regular papers (including 5 tool papers) and 5 were work-in-progress/position papers. Each submission was reviewed by at least three referees. Based on the reviews and extensive discussions, the program committee selected 15 regular papers and two work-in-progress papers for presentation at the workshop and inclusion in this volume. Another highlight of the workshop is an invited talk by José Meseguer.

Revised versions of accepted regular papers will appear in the post-proceedings of FTSCS 2015 that will be published as a volume in Springer’s Communications in Computer and Information Science (CCIS) series. Extended versions of selected papers from the workshop will also appear in a special issue of the Science of Computer Programming journal.

Many colleagues and friends have contributed to FTSCS 2015. First, we would like to thank Kokichi Futatsugi and Hitoshi Ohsaki for initiating this series of workshops. We thank José Meseguer for accepting our invitation to give an invited talk and the authors who submitted their work to FTSCS 2015 and who, through their contributions, make this workshop an interesting event. We are particularly grateful that so many well known researchers agreed to serve on the program committee, and that they all provided timely, insightful, and detailed reviews.

We thank the editors of Communications in Computer and Information Science for agreeing to publish the proceedings of FTSCS 2015 as a volume in their series, and Jan A. Bergstra and Bas van Vlijmen for accepting our proposal to devote a special issue of the Science of Computer Programming journal to extended versions of selected papers from FTSCS 2015. Finally, Étienne André
and Fatiha Zaïdi have been very helpful with the local arrangements, and we thank Andrei Voronkov for the excellent EasyChair conference system.

We hope that you will all enjoy the workshop!

November, 2015

Cyrille Artho
Peter Csaba Őlveczky
Workshop Chair

Hitoshi Ohsaki  AIST

Program Chairs

Cyrille Artho  AIST
Peter Csaba Ólveczky  University of Oslo

Program Committee

Musab AlTurki  King Fahd University of Petroleum and Minerals
Étienne André  University Paris 13
Toshiaki Aoki  JAIST
Cyrille Artho  AIST
Kyungmin Bae  SRI International
David Broman  KTH and UC Berkeley
Bernd Fischer  Stellenbosch University
Osman Hasan  National University of Sciences & Technology
Klaus Havelund  NASA JPL
Fuyuki Ishikawa  National Institute of Informatics
Takashi Kitamura  AIST
Alexander Knapp  Augsburg University
Brian Larson  Kansas State University
Wenchao Li  SRI International
Robi Malik  University of Waikato
Frédéric Mallet  Université Nice Sophia Antipolis
Roberto Nardone  University of Napoli “Federico II”
Thomas Noll  RWTH Aachen University
Peter Csaba Ólveczky  University of Oslo
Charles Pecher  Université catholique de Louvain
Paul Pettersson  Mälardalen University
Camilo Rocha  Escuela Colombiana de Ingeniería
Markus Roggenbach  Swansea University
Ralf Sasse  ETH Zürich
Oleg Sokolsky  University of Pennsylvania
Sofiène Tahar  Concordia University
Jean-Pierre Talpin  INRIA Rennes
Chen-Wei Wang  McMaster University
Alan Wassung  McMaster University
Mike Whalen  University of Minnesota
Huibiao Zhu  East China Normal University
Additional Reviewers

Ahmed, Waqar
Bohórquez, Jaime
Causevic, Adnan
Enoiu, Eduard Paul
Gentile, Ugo
Hachani, Ahmed
James, Phillip
Limbrée, Christophe
Matheja, Christoph
Seddiki, Ous
Su, Wen
Wang, Xu
Yokogawa, Tomoyuki

Asavoae, Irina Mariuca
Cailliau, Antoine
Elleuch, Maissa
Filippovikj, Predrag
Guo, Jian
Inoue, Jun
Khan, Shahid
Marinescu, Raluca
Nakagawa, Hiroyuki
Siddique, Umair
Sun, Youcheng
Wu, Xi
Zhang, Min
# Table of Contents

## Invited Talk

Towards Extensible Symbolic Formal Methods .......................... 1  
*José Meseguer*

## Real-Time Systems and Statistical Model Checking

An Executable Semantics of Clock Constraint Specification Language and its Applications .......................... 3  
*Min Zhang and Frédéric Mallet*

What’s decidable about parametric timed automata? ................. 18  
*Étienne André*

Compositional Predictability Analysis of Mixed Critical Real Time Systems ............................................ 35  
*Abdeldjalil Boudjadar, Juergen Dingel, Boris Madzar and Jin Hyun Kim*

Statistical Model Checking of Simulink Models with Plasma Lab ........ 50  
*Axel Legay and Louis-Marie Traonouez*

## Formal Analysis

A Formal Model and Analysis of Feature Degradation in Fault-Tolerant Systems ........................................ 55  
*Klaus Becker and Sebastian Voss*

Towards Verifying VDM using SPIN .................................... 72  
*Hsin-Hung Lin, Yoichi Omori, Shigeru Kusakabe and Keijiro Araki*

Leveraging Abstraction to Establish Out-of-Nominal Safety Properties .... 87  
*Jackson R. Mayo, Robert C. Armstrong and Geoffrey C. Hulette*

A Concept for Multi-Phase Incremental Formal Verification in Robotic Guided Surgery ........................................ 102  
*Mathias Ulbrich, Luzie Schreiter, Sarah Grebing, Jörg Raczkowsky, Heinz Wörm and Bernhard Beckert*

## Automotive and Avionics Systems

Modeling Safety Requirements of ISO26262 using Goal Trees and Patterns 108  
*Toshiaki Aoki, Kriangkri Traichaiyaporn, Yuki Chiba, Masahiro Matsubara, Masataka Nishi and Fumio Narisawa*

A Controller Safety Concept based on Software-Implemented Fault Tolerance for Fail-Operational Automotive Applications .................. 125  
*Majdi Gudadhab, Matthias Kuntz, Dmitrii Kuvaikii and Christof Fetzer*

A Formal Approach to Multi-UAV Route Validation .................. 143  
*Toby Wilkinson, Michael Butler, Martin Paxton and Xanthippe Waldron*
Railway Systems

Towards safety analysis of ERTMS/ETCS Level 2 in Real-Time Maude . . . 148
Phillip James, Andrew Lawrence, Markus Roggenbach and Monika Seisenberger

Towards a Body of Knowledge in Formal Methods for the Railway Domain: Identification of Settled Knowledge . . . . . . . . . . . . . . . . . . 165
Stefan Gruner, Apurva Kumar and Tom Maibaum

Modeling Railway Control Systems in Promela . . . . . . . . . . . . . . . . . . . . . 181
Roberto Nardone, Ugo Gentile, Massimo Benerecetti, Adriano Peron, Valerio Vittorini, Stefano Marrone and Nicola Mazzocca

Software, Wireless Networks, and g-HOL

An Approach to Static-Dynamic Software Analysis . . . . . . . . . . . . . . 198
Pablo González de Aledo, Pablo Sanchez and Ralf Huuck

Probabilistic Analysis of a Calculus for Wireless Sensor Networks . . . . 213
Xi Wu and Huibiao Zhu

g-HOL - A Graphical User Interface for the HOL Proof Assistant . . . . . . . . . 229
Fahd Arshad, Hassan Mehmood, Fauzan Raza and Osman Hasan
Towards Extensible Symbolic Formal Methods

José Meseguer
University of Illinois at Urbana-Champaign

The use of decision procedures for theories axiomatizing data structures and functions commonly occurring in software and hardware systems is currently one of the most effective methods at the heart of state-of-the-art theorem provers and model checkers. It offers the promise, and often even the reality, of scaling up such verification efforts to handle large systems used in industrial practice. In particular, from the model checking perspective a great advantage of using decision procedures is that we can perform infinite-state model checking. This is because we can define infinite sets of states symbolically as states satisfying certain constraints which are formulas whose satisfiability is decidable by some procedure.

But what other symbolic methods are there? And how extensible are they? And how can they be combined? For example, the above model checking and theorem proving methods based on decidable theories supported by an SMT solver extend to combinations of decidable theories supported by the solver (using, for example, the Nelson-Oppen (NO) combination method), but no further. And there is at the moment no straightforward way to combine the symbolic methods of the SMT solver with other symbolic methods. These questions are not academic, but eminently practical: given a formal verification task, the more extensible our symbolic methods are, the more tasks we can automate, and the more can we scale up to solve harder and bigger problems.

A useful distinction between symbolic methods is that they can be either: (i) theory-specific; or (ii) theory-generic. For example, a decision procedure for inequalities between linear polynomials over the real numbers, or a unification algorithm for associative-commutative symbols, are obviously theory-specific. Although theory-specific procedures can be combined by methods like NO, or similar methods to combine unification algorithms, their extensibility cannot go beyond such combinations, and a given tool will only support a finite number of theory-specific procedures. A key advantage of theory-generic methods is that they extend to infinite classes of theories and typically also to their combinations. Another key advantage is that, since their algorithms are generic, their application to a concrete theory becomes user-definable: a tool user, as opposed to a tool implementer, can easily instantiate the generic algorithm to his/her theory of choice, and there are unlimited possibilities for such choices.

In this talk I will:

1. briefly review folding variant narrowing for theories satisfying the finite variant property (FVP) as a theory-generic symbolic method for finitary unification modulo the given FVP theory;
2. show that folding variant narrowing can be extended under general conditions to a theory-generic SMT solving symbolic method to decide the satis-
fiability of quantifier-free formulas in the initial algebra of an FVP theory; and

3. show how, the recently propose rewriting modulo SMT symbolic model checking method which, until now, was only possible using theory-specific decision procedures, becomes much more widely applicable and extensible thanks to the theory-generic variant-based SMT-solving method described in (2);

4. if time permits, I will also summarize theory-generic narrowing-based symbolic model checking methods, and how they can be made even more extensible when combined with the methods described in (1)–(3).
An Executable Semantics of Clock Constraint Specification Language and its Applications

Min Zhang\textsuperscript{1} and Frédéric Mallet\textsuperscript{2,1,3}

\textsuperscript{1} Shanghai Key Laboratory of Trustworthy Computing
Software Engineering Institute, East China Normal University
zhangmin@sei.ecnu.edu.cn

\textsuperscript{2} Univ. Nice Sophia Antipolis, I3S, UMR 7271 CNRS, France
Frederic.Mallet@unice.fr

\textsuperscript{3} INRIA Sophia Antipolis Méditerranée, France

Abstract. The Clock Constraint Specification Language (ccsl) is a language to specify logical and timed constraints between logical clocks. Given a set of clock constraints specified in ccsl, formal analysis is preferred to check if there exists a schedule that satisfies all the constraints, if the constraints are valid or not, and if the constraints satisfy expected properties. In this paper, we present a formal executable semantics of ccsl in rewriting logic and demonstrate some applications of the formal semantics to its formal analysis: 1) to automatically find bounded or periodic schedules that satisfy all the given constraints; 2) to simulate the execution of schedules with customized simulation policies; and 3) to verify LTL properties of ccsl constraints by bounded model checking. Compared with other existing modeling approaches, advantages with the rewriting-based semantics of ccsl are that we do not need to assume a bounded number of steps for the formalization, and we can exhaustively explore all the solutions within a given bound for the analysis.

1 Introduction

Logical time such as defined by Lamport [9] gives a flexible abstraction to compare and order occurrences of events when appealing to more traditional physical measures is either not possible or not desirable. This is the case in a great variety of application domains, from widely distributed systems, for which maintaining a global clock can be costly, to deeply embedded software or in latency-insensitive designs [3], for which the complexity of the control mechanisms (like frequency scaling) makes it neither desirable nor efficient. In the latter case, synchronous languages [2,14] have shown that logical clocks can give a very adequate tool to represent any recurrent event uniformly, whether occurring in a periodic fashion or not.

The Clock Constraint Specification Language (ccsl) [11] is a language that handles logical clocks as first-class citizens. While synchronous languages mainly focus on signals and values and use logical clocks as a controlling mechanism, ccsl discards the values and only focuses on clock-related issues. The formal
operational semantics of CCSL was initially defined in a research report [1] in a bid to provide a reference semantics for building simulation tools, like TimeSquare [6]. We are interested here in studying the properties of a CCSL specification and we give another formal executable semantics in rewriting logic and demonstrate the benefits of this new semantics. The first benefit is that rewriting logic gives a direct implementation of the operational semantics while TimeSquare provides a Java-based implementation, which is prone to introduce accidental complexity.

The second and most important benefit is that we can directly use rewriting logic tooling to model-check a CCSL specification. Previous works on studying CCSL properties [13], rely on several intermediate transformations to automata and other specific formats so that model-checking becomes possible when a CCSL specification is finite (or safe) [12]. It either meant, reducing to a safe subset of CCSL [8] or detecting that the specification was finite even though relying on unsafe operators. In this contribution, we rely on Maude environment [4] to provide a direct analysis support from the operational semantics and we can explore unsafe specifications by using bounded-model checking and do not restrict to the safe subset. While before, successive intermediate transformations could each introduce variations in the semantics, if not careful enough, we rely here on the strong, widely used, generic tooling provided by Maude, rather than on an ad-hoc manual implementation.

More precisely, in this paper, we introduce the notions of bounded and periodic schedules for a CCSL specification. Periodic schedules are useful to reason on specifications that rely on unsafe operators. With periodic schedules, we can use bounded model-checking to verify temporal logic properties on CCSL models. The tooling and automatic verification directly comes with the newly introduced semantics and the Maude environment.

The rest of the paper is organized as follows. Section 2 and Section 3 give a brief introduction to CCSL and Maude. In Section 4 we present the formal definition of semantics of CCSL in Maude, and in Section 5 we demonstrate four applications of the formal semantics to the analysis of CCSL. Section 6 mentions some related work and Section 7 concludes the paper.

2 CCSL

2.1 Syntax and semantics of CCSL

In CCSL, there are four primitive constraint operators which are binary relations between clocks, and five kinds of clock definitions [11]. The four constraint operators are called precedence, causality, subclock and exclusion; and the five clock definitions are called union, intersection, infimum, supremum, and delay.

The meaning of the nine primitive operators (see Fig. 1) is given using the notions of schedule and history. Given a set $C$ of clocks, a schedule of $C$ is used to decide which clocks can tick at a given step, and a history is used to calculate the number of ticks of each clock at a given step.

**Definition 1 (Schedule).** Given a set $C$ of clocks, a schedule of $C$ is a total function $\delta : \mathbb{N}^+ \to 2^C$ such that for any $n$ in $\mathbb{N}^+$, $\delta(n) \neq \emptyset$. 
1. $\delta \vdash c_1 < c_2 \iff \forall n \in \mathbb{N}^+. \chi(c_1, n) = \chi(c_2, n) \Rightarrow c_2 \not\in \delta(n+1)$ (Precedence)
2. $\delta \vdash c_1 \leq c_2 \iff \forall n \in \mathbb{N}^+. \chi(c_1, n) \geq \chi(c_2, n)$ (Causality)
3. $\delta \vdash c_1 \nleq c_2 \iff \forall n \in \mathbb{N}^+. c_1 \in \delta(n) \Rightarrow c_2 \not\in \delta(n)$ (Subclock)
4. $\delta \vdash c_1 \# c_2 \iff \forall n \in \mathbb{N}^+. c_1 \not\in \delta(n) \lor c_2 \not\in \delta(n)$ (Exclusion)
5. $\delta \vdash c_1 \pm c_2 + c_3 \iff \forall n \in \mathbb{N}^+. (c_1 \in \delta(n) \iff c_2 \in \delta(n) \lor c_3 \in \delta(n))$ (Union)
6. $\delta \vdash c_1 \pm c_2 \times c_3 \iff \forall n \in \mathbb{N}^+. (c_1 \in \delta(n) \iff c_2 \in \delta(n) \land c_3 \in \delta(n))$ (Intersection)
7. $\delta \vdash c_1 \leq c_2 \land c_3 \iff \forall n \in \mathbb{N}^+. \chi(c_1, n) = \max(\chi(c_2, n), \chi(c_3, n))$ (Infimum)
8. $\delta \vdash c_1 \leq c_2 \lor c_3 \iff \forall n \in \mathbb{N}^+. \chi(c_1, n) = \min(\chi(c_2, n), \chi(c_3, n))$ (Supremum)
9. $\delta \vdash c_1 \leq c_2 \pm d \iff \forall n \in \mathbb{N}^+. \chi(c_1, n) = \max(\chi(c_2, n) - d, 0)$ (Delay)

**Fig. 1.** Definition of 9 primitive CCSL operators

Note that a schedule must be non-trivial such that there is at least one clock ticking at any execution step. This condition excludes from schedules those steps where no clocks tick. Such steps are called empty steps and are trivial in that adding them to a schedule does not affect the logical relations among clocks.

**Definition 2 (History).** A history of a schedule $\delta : \mathbb{N}^+ \rightarrow 2^C$ over a set $C$ of clocks is a function $\chi : C \times \mathbb{N} \rightarrow \mathbb{N}$ such that for any clock $c \in C$ and $n \in \mathbb{N}$:

$$\chi(c, n) = \begin{cases} 0 & \text{if } n = 0 \\ \chi(c, n-1) & \text{if } n \neq 0 \land c \not\in \delta(n) \\ \chi(c, n-1) + 1 & \text{if } n \neq 0 \land c \in \delta(n) \end{cases}$$

We use $\triangledown \vdash \phi$ to denote that schedule $\delta$ satisfies constraint $\phi$. Fig. 1 shows the definition of the satisfiability of a constraint $\phi$ with regards to a schedule $\delta$. We take the definition of precedence for example. $\delta \vdash c_1 < c_2$ holds if and only if for any $n \in \mathbb{N}$, $c_2$ must not tick at step $n+1$ if the number of ticks of $c_1$ is equal to the one of $c_2$ at step $n$. Precedence and causality are asynchronous constraints and they forbid clocks to tick depending on what has happened on other clocks in the earlier steps. Subclock and exclusion are synchronous constraints and they force clocks to tick or not depending on whether another clock ticks or not in the same step. Union defines a clock $c_1$ which ticks whenever $c_2$ or $c_3$ ticks; intersection defines a clock $c_1$ which ticks whenever both $c_2$ and $c_3$ tick; supremum defines the fastest clock $c_1$ which is slower than both $c_2$ and $c_3$; and infimum defines the slowest clock $c_1$ which ticks whenever both $c_2$ and $c_3$ ticks. More details can be found in a recent study on CCSL [13].

Given a set $\Phi$ of clock constraints and a schedule $\delta$, $\delta$ satisfies $\Phi$ (denoted by $\delta \triangledown \Phi$) if for any $\phi$ in $\Phi$ there is $\delta \vdash \phi$. In particular, we use $\delta; k \vdash \phi$ to denote that $\delta$ satisfies $\phi$ at step $k (k \in \mathbb{N}^+)$. We use $\delta; k \triangledown \Phi$ to denote that $\delta$ satisfies all the constraints in $\Phi$ at step $k$, i.e., $\forall \phi \in \Phi, \delta; k \vdash \phi$. 

5
2.2 Satisfiability problem of CCSL

Given a set $\Phi$ of CCSL constraints, one of the most important problems is to decide if there exist some schedules that satisfy $\Phi$. However, it is still an open problem whether the satisfiability of a given arbitrary set of CCSL constraints is decidable or not. We consider two kinds of schedules called bounded schedule and periodic schedule from the pragmatic point of view and show the satisfiability problem of an arbitrary given set of CCSL constraints with regards to bounded schedule and periodic schedule is decidable.

**Definition 3 (Bounded schedule).** Given a set $\Phi$ of clock constraints on clocks in $C$, and a function $\delta : \mathbb{N}_{\leq n} \rightarrow 2^C$, $\delta$ is called an $n$-bounded schedule if for any $i \leq n$, $\delta_i \models \Phi$. We denote the bounded satisfiability relation by $\delta \models_n \Phi$, which means that $\delta$ is an $n$-bounded schedule of $\Phi$. It is obvious that given a bound $n$ it is decidable to check if there exists an $n$-bounded schedule for a set of CCSL constraints because the number of candidate schedules is finite, i.e., $(2^{|C|} - 1)^n$, where $|C|$ denotes the number of clocks in $C$. If there does not exist an $n$-bounded schedule for a set $\Phi$ of clock constraints, there must not be a schedule that satisfies $\Phi$, although not vice versa.

Bounded schedule is sometimes too restrictive in practice because we usually do not assign a bound to clocks in real-time embedded systems, but assume that reactive systems run forever and only terminate when shutdown. Thus, clocks should tick infinite often from the theoretical point of view. There is another class of schedules which are unbounded and force all the clocks to occur periodically. We call them periodic schedules.

**Definition 4 (Periodic schedule).** A schedule $\delta$ is periodic if there exists $k, p$ in $\mathbb{N}$ such that for any $k' \geq k$, $\delta(k' + p) = \delta(k')$.

Figure 2 depicts a periodic schedule whose period is $p$. Each node denotes a time point, and each arrow denotes the elapse of a time unit. The dashed line indicates that, for any clock, it ticks at one point if and only if it ticks at the other point. From step $k$, the schedule starts to repeat every $p$ steps infinitely. To decide whether there exists a periodic schedule for a given set of clock constraints is also an open problem. In the rest of this section, we propose an approach to constructing a periodic schedule from a bounded one when the bounded one satisfies certain conditions which are to be introduced below.
Fig. 3. Construction of periodic schedule $\delta'$ from an $n$-bounded schedule $\delta$

**Lemma 1.** Given a schedule $\delta : \mathbb{N} \rightarrow C$ and two natural numbers $k, k'$, if there exists $m \in \mathbb{N}$ such that for any $c$ in $C$, $\chi(c, k) + m = \chi(c, k')$ and $\chi(c, k + 1) + m = \chi(c, k' + 1)$ then $\delta(k + 1) = \delta(k' + 1)$.

**Proof.** It is equal to prove that for any $c \in C$, $c \in \delta(k + 1) \iff c \in \delta(k' + 1)$.

($\Rightarrow$): $c \in \delta(k + 1)$ implies that $\chi(c, k + 1) = \chi(c, k) + 1$. Thus, $\chi(c, k + 1) + m = \chi(c, k') + 1$. Thus, $c \in \delta(k' + 1)$.

($\Leftarrow$): $c \in \delta(k' + 1)$ implies that $\chi(c, k' + 1) = \chi(c, k') + 1$. Namely, $\chi(c, k + 1) + m = \chi(c, k) + m + 1$. Thus, $\chi(c, k + 1) = \chi(c, k) + 1$, and hence we have $c \in \delta(k + 1)$. □

**Theorem 1.** Given a schedule $\delta : \mathbb{N} \rightarrow C$, a clock constraint $\phi$, and two natural numbers $k, k'$, $\sigma; k \vdash \phi \Rightarrow \sigma; k' \vdash \phi$ if all the following three conditions are true:

1. $\delta(k) = \delta(k')$;
2. There exists $m$ in $\mathbb{N}$ such that $m > 0$ and for any $c$ in $C$, $\chi(c, k) + m = \chi(c, k')$ and $\chi(c, k + 1) + m = \chi(c, k' + 1)$;
3. If $\phi \equiv (c_1 \leq c_2 \& d)$, $\chi(c_2, k) \geq d$.

Theorem 1 can be proved with Lemma 1. We omit the proof due to the limit of space. From Theorem 1 we can directly derive the following corollary.

**Corollary 1.** Given a schedule $\delta : \mathbb{N} \rightarrow C$, a set $\Phi$ of clock constraints, and two natural numbers $n, k'$, $\delta; k \vdash \Phi \Rightarrow \sigma; k' \vdash \Phi$ if the three conditions in Theorem 1 are satisfied.

Given an $n$-bounded schedule $\delta$ of a set $\Phi$ of clock constraints, if there exist two natural numbers $k, k' \leq n$, which satisfy the three conditions in Theorem 1, we can define a periodic schedule $\delta'$ based on $\delta$ such that $\delta'$ satisfies $\Phi$.

$$\delta'(x) = \begin{cases} \delta(x) & \text{if } x \leq k' \\ \delta(k + (x - k) \% (k' - k)) & \text{if } x > k' \end{cases}$$

Figure 3 shows the construction of $\delta'$ based on $\delta$. From $k'$, the schedule $\delta'$ repeats infinitely the steps from $k$ to $k' - 1$. By Corollary 1, it is obvious that for any $k''$ such that $k'' > k'$, we have $\delta''; k'' \vdash \Phi$ because we can find a natural number $k_1 = k + (k'' - k) \% (k' - k)$ such that $\delta; k_1 \vdash \Phi$, $\delta(k_1) = \delta'(k_1)$ and $k''$, $k_1$, $\delta'$ satisfy the three conditions in Theorem 1. Thus, we have $\delta'' \vdash \Phi$. 

7
3 Maude in a Nutshell

Maude is rewriting-based algebraic language and also an efficient rewriting engine. We assume the readers are familiar with Maude, and only give a brief introduction to Maude meta-level functionality and Maude LTL model checking, which is used in this paper. More details about Maude can be found in the Maude book [4].

The underlying logic of Maude is rewriting logic, which is reflective in the sense that it can be faithfully interpreted in itself [4]. The reflectivity allows us to reason with a specified rewrite theory in customized strategies by Maude. Intuitively, we define a rewrite theory \( \mathcal{R} \) and then define a metatheory \( \mathcal{U} \) where \( \mathcal{R} \) is treated as data. A rewrite theory \( \mathcal{R} \) is a triple \( (\Sigma, E, R) \), where \( \Sigma \) is called the signature specifying the type structure, \( E \) is a set of equations and \( R \) is a set of rewrite rules. Maude provides efficient function by command \texttt{search} to find if there exist some paths from a given term \( t \) to a target term \( t' \) by repeatedly applying the rewrite rules in \( R \). It also provides a corresponding meta-level searching function \texttt{metaSearch} which takes \( \mathcal{R}, t \) and \( t' \) as arguments and returns the searching result. An LTL model checker has been implemented based on Maude to verify LTL properties of a rewrite theory when the set of states that are reachable from an initial state in the rewrite theory is finite [7].

4 Formal Semantics of CCSL in Maude

We formalize a clock as a triple \((c, \ell, n)\), consisting of the clock identifier \( c \), a list \( \ell \) of records, with each value being \texttt{tick} or \texttt{idle} (abbreviated by \( t \) or \( i \) respectively), representing that the clock ticks or not at the corresponding step, and a natural number \( n \) to indicate the numbers of ticks in \( \ell \). \( \ell \) represents a bounded schedule of \( c \) whose bound is equal to the length of \( \ell \). Initially, \( \ell \) is empty and \( n \) is 0. Let \( \mathcal{C} \) be the set of such clock triples of a set \( \mathcal{C} \) of clocks. We call \( \mathcal{C} \) a configuration. We suppose that the length of the lists in each clock triple in \( \mathcal{C} \) are equal, e.g. \( n \). \( \mathcal{C} \) essentially represents an \( n \)-bounded schedule for all the clocks in \( \mathcal{C} \).

We declare a predicate \texttt{satisfy} which takes three arguments: a configuration \( \mathcal{C} \), a non-zero natural number \( k \), and a set \( \Phi \) of constraints, and returns true if \( \mathcal{C} \) satisfies \( \Phi \) at step \( k \), and otherwise false. We consider each possible constraint form in \( \Phi \) when defining \texttt{satisfy}. For instance, the following two equations are defined to specify a configuration \( \mathcal{C} \) satisfies precedence and infimum at step \( k \):

```plaintext
1 \texttt{ceq satisfy(C, k, c_1 < c_2) = (num(f_1,k) >= num(f_2, k)) and}
2 \texttt{(if num(f_1,k-1) == num(f_2, k-1) then t-val(f_2,k) != t else true fi)}
3 \texttt{if (c_1, f_1, n_1) := getConf(C, c_1) \( \setminus \) (c_2, f_2, n_2) := getConf(C, c_2).}
4 \texttt{ceq satisfy(C, k, c_1 \leq c_2) = (if n_2 > n_1 then n_1 == n_2 else n_1 == n_2 fi)}
5 \texttt{if (c_1, f_1, n_1) := getConf(C, c_1) \( \setminus \) (c_2, f_2, n_2) := getConf(C, c_2)}
6 \texttt{\( \setminus \) (c_3, f_3, n_3) := getConf(C, c_2).}
```

The first equation says that \texttt{satisfy} returns true with \( \mathcal{C} \), \( k \) and \( c_1 < c_2 \) when the number of ticks of \( c_1 \) up to step \( k \) is greater than or equal to the one of \( c_2 \) and further if the number of ticks of \( c_1 \) up to step \( k-1 \) is the same as the one of \( c_2 \) then...
c₂ must not tick at step k (as represented by \( t-val(ℓ₂,k) \neq t \), where \( t-val \) is a function returning the \( k \)th value in the list \( ℓ₂ \)). The equation has a condition which is a conjunction of two matching equations [4]. The two conjuncts are used to retrieve the tick list and the number of ticks of \( c₁ \) (and \( c₂ \)) by function getConf and assign them to \( ℓ₁ \) and \( n₁ \) (and \( ℓ₂ \) and \( n₂ \)). The second equation defines the semantics of infimum relation, namely, at any step \( k \) the number of ticks of \( c₁ \) must be the minimum of those of \( c₂ \) and \( c₃ \). The correspondence between the formalization of the constraints and their formal semantics defined in Figure 1 should be clear. Other constraints can be formalized in Maude likewise, and we omit them from the paper.

Next we formalize one-step ticking from \( k \) to \( k+1 \) of all clocks by a set of rewrite rules. The basic idea is as follows. From step \( k \) to \( k+1 \) each clock decides to tick or not (be idle). After all the clocks make a decision, we check if the bounded schedule satisfies all the constraints at step \( k+1 \). The first rewrite rule at Line 1 specifies the behavior that clock \( c \) ticks at step \( k+1 \). The list \( ℓ \) is changed into \( ℓ' \). The rule is conditional because we need the condition that \( c \) is not the last clock which makes a decision. If \( c \) is the last one, we need to check if all the constraints in \( Φ \) are satisfied at step \( k+1 \). The step \( k \) can be represented by the length of the list \( ℓ \) of an arbitrary clock triple in \( C \), i.e., \( k = \text{size}(ℓ) \), where \( \text{size}(ℓ) \) returns the length of \( ℓ \). Thus, \( k+1 \) is equal to \( \text{size}(ℓ) + 1 \), and hence we use the latter one in the condition of the fourth equation on Line 6.

Similarly, if \( c \) decides to remain idle next step and \( c \) is not the last clock, its corresponding tick list is changed from \( ℓ \) to \( ℓ' \), which is specified by the rule on Line 2. If \( c \) is the last clock in this case, we also need to guarantee that from step \( k \) to \( k+1 \) there must be at least one clock ticking (represented by the formula \( \text{not allIdle}(C') \)) and all the clocks satisfy the constraints in \( Φ \) at step \( k+1 \).

We assume that \( C \) is a \( k \)-bounded schedule of a set \( Φ \) of CCSL constraints. If there is a rewriting sequence from \( (C; \text{nil}; Φ) \) to a new one \( (\text{nil}; C'; Φ) \) with the above four rules, \( C' \) must be a \( k+1 \)-bounded schedule of \( Φ \) because \( C' \) satisfies \( Φ \) up to \( k+1 \) steps. We can define the following rule to specify the one-step ticking of all the clocks from step \( k \) to \( k+1 \).

The condition of the rule is a rewrite condition [4], which is true if and only if there exists a rewriting sequence from the term at the left-hand side of \( => \) to the one at the right-hand side when the condition is true. In the above rule, \( C' \) represents an arbitrary immediate successor of \( C \) such that \( C' \) satisfies \( Φ \) up to \( k+1 \) steps.
5 Applications of the Formal Semantics

In this section, we show four applications of the executable formal semantics of CCSL in Maude.

5.1 Bounded scheduling

Given a bound $n$ and a set of clock constraints $\Phi$, we can use Maude’s search function to find automatically if there exists an $n$-bounded schedule of $\Phi$. If Maude cannot find a schedule within a given bound $n$, it means that there must not exist such an $n$-bounded schedule, and further we can conclude that there must not exist a schedule that satisfies $\Phi$. However, if a schedule is found up to bound $n$, we only can conclude that the returned schedule is $n$-bounded, but cannot guarantee the existence of a schedule for $\Phi$.

We show an example of finding bounded schedules for a given set of clock constraints using Maude’s search command.

Example 1. Given a set of constraints $\Phi_1 = \{ c_1 < c_2, c_3 \preceq c_1 \} \cup \{ c_1 < c_3, c_2 < c_3 \}$, we can use Maude’s search command to find a 100-bounded schedule.

Maude’s search command takes two optional arguments in the square brackets. The first one is used to specify the number of expected solutions, and the second one is used to specify the maximal depth of searching. Function init takes a set $\Phi$ of constraints and generates an initial configuration $<C_0; 0; \Phi>$, where $C_0$ is a set of clock triples, each of which is of the form $(c, nil, 0)$. The operator $=>*$ indicates there are zero or more rewritings from the given initial term to the expected term that can be matched by the target term.

In this example, the target term represents those configurations where the current step is 200. $C$ is a configuration which is assigned by Maude. The result is obtained by repeatedly applying the rewrite rule. Maude only returns one result with the command. It means that there is only one possible 100-bounded schedule for the constraints. The schedule shows that $c_1$ and $c_3$ only tick at all odd steps except that $c_3$ does not tick at the first step, because of the constraint $c_3 \preceq c_1$. $c_2$ only ticks at all even steps. The returned bounded schedule coincides with the result in an earlier work of the second author [13].
5.2 Customized simulation

Given a set $\Phi$ of clock constraints, it is also desirable to have a customized schedule which satisfies not only $\Phi$ but also some customized requirements, e.g., at each step if a clock can tick it must tick, or if a clock does not have to tick, it must not tick. We only consider three basic scheduling policies, called *randomness*, *maximum* and *minimum* respectively.

- *Randomness*: If a clock can tick and not tick at next step, we randomly choose one.
- *Maximum*: If a clock can tick at next step, it must tick.
- *Minimum*: If a clock has not to tick at next step, it must not tick.

Based on the four rewrite rules defined in Section 4, we can achieve customized scheduling for a given set of clock constraints using Maude’s meta-level facility. We first find all the possible immediate successors of a set $C$ of clock triples using Maude’s metaSearch function, and then choose the successor that satisfies the customized policy given by users. The following rewrite rule is defined for customized scheduling.

\[ crl < C ; k ; \Phi ; \rho > \Rightarrow < C' ; k+1 ; \Phi ; \rho > \text{ if } C' := \text{conf(sucs}(C, \Phi), \rho) . \]

In the rule, $\rho$ is a variable, denoting the customized policy given by users, e.g. rand for randomness, max for maximum or min for minimum. The function sucs used in the condition returns the set of all the successors of $C$ that satisfy $\Phi$, and conf returns one among them according to the customized policy $\rho$. The equation above is used to define a recursive function sucsAux, which is the main auxiliary function to define sucs. Function sucsAux takes three arguments, $C$, $\Phi$ and a natural number $j$, which indicates that we want metaSearch to find the $j$th ($j \geq 0$) successor of $C$. The metaSearch function takes a meta-module of the module ONE-STEP-TICKING where the four rewrite rules in Section 4 are defined, a term from which searching begins, a target term that the result term can match, and other three arguments, and returns a searching result. The searching result contains a meta-level term which substitute for $C'$. We change it to the object level by the built-in function downTerm. We omit the detailed explanation about the usage of metaSearch. Interested readers can refer to the work [4] for the details.

**Example 2.** Let $\Phi_2$ be the set of the following constraints:

\[
\begin{align*}
\text{in}_1 &\prec \text{step}_1 & \text{step}_1 &\prec \text{step}_3 & \text{in}_2 &\prec \text{step}_2 \\
\text{step}_2 &\prec \text{step}_3 & \text{step}_3 &\prec \text{out}
\end{align*}
\]
We show the simulations of the bounded schedules that satisfy $\mathcal{P}_2$ with maximum and minimum policy. We use Maude’s `rew` command to rewrite the initial configuration $\langle C_0 ; 0 ; \mathcal{P} ; \rho \rangle$ by applying the rewrite rule defined in this section 10 times with `max` and `min` respectively. The initial configuration is generated by function `init1`, which takes a set $\mathcal{P}$ of CCSL constraints and a simulation policy $\rho$ as its arguments. The commands and returned results are shown as follow.

```
1 rew [10] init1 (\mathcal{P}_2, \text{max}) .
2 \text{result CCC: ('in1, t t t t t t t t t t,10) ('in2, t t t t t t t t t t,10)}
3 ('out, i t t t t t t t t t,9) ('step1,t t t t t t t t t,10)
4 ('step2,t t t t t t t t t,10) ('step3,i t t t t t t t t t,9)...
5 rew [10] init1 (\mathcal{P}_2, \text{min}) .
6 \text{result CCC: ('in1, i i i i i i i i i i,0) ('in2, t i t i t i t i t i,5)}
7 ('out, i i i i i i i i i i,0) ('step1,i i i i i i i i i i,0)
8 ('step2,i t i t i t i t i t,5) ('step3,i i i i i i i i i i,0)...
```

For the first schedule, the number of ticking clocks is always maximal, while for the second one the number of ticking clocks is always minimal.

### 5.3 Periodic scheduling

We also can find automatically periodic schedules of a given set of CCSL constraints by Maude’s `search` command with the rewriting-based semantics of CCSL in Maude. The basic idea is to compute all possible immediate successors of the current $k$-bounded schedule at every step $k$ ($k \geq 1$) and check if there exists a successor that satisfies all the three conditions in Theorem 1. If such a successor exists, a periodic schedule is found, and the step $k + 1$ is the first step of the second iteration. We also can compute the period of the schedule. The following rewrite rule is defined for periodic scheduling.

```
1 // the rewrite rule is defined to represent periodic schedules
2 crl < C ; k ; \mathcal{P} ; 0 > =>
3 if C'' == nil then < C' ; k+1 ; \mathcal{P} ; 0 > else < C'' ; k+1 ; \mathcal{P} ; p > fi
4 if (CS1,C',CS2) := succ(CF,CTS) \& <C''; p> := checkOcc((CS1, C',CS2),k+1) .
```

The terms at left-hand side of the rule is a 4-tuple, where the last argument, i.e., 0 is indicates that the $k$-bounded schedule does not satisfy the three conditions in Theorem 1. Function `checkOcc` is used to check if there exists a $k+1$-bounded schedule that satisfies all the constraints in $\mathcal{P}$ and also the three conditions in Theorem 1. If that is the case, `checkOcc` returns the schedule $C''$ and the period $p(p > 0)$, and otherwise nil and 0. Once a periodic schedule is found, the rewrite rule cannot be applied and Maude returns the result. Note that the rule may cause non-termination if no periodic schedule is found and no bound to the times of rewriting is set.

As an example, we use Maude’s `search` command to find periodic schedules of the precedence constraint $c_1 < c_2$. The command is as follows:

```
1 search [4] init2(c_1 < c_2) =>* < C ; k ; c_1 < c_2 ; p > such that p /= 0 .
```

Function `init2` takes a set $\mathcal{P}$ of CCSL constraints and returns an initial configuration $\langle C_0 ; 0 ; \mathcal{P} ; 0 \rangle$, where the last natural number is used to record the
Table 1. Four periodic schedules that satisfy $c_1 < c_2$

<table>
<thead>
<tr>
<th>Schedule</th>
<th>Clock/Step</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>...</th>
<th>Period $p$</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>$c_1$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>...</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$c_2$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>...</td>
<td></td>
</tr>
<tr>
<td>2</td>
<td>$c_1$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>...</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>$c_2$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>...</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>$c_1$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>$t$</td>
<td>...</td>
<td>1</td>
</tr>
<tr>
<td></td>
<td>$c_2$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>...</td>
<td></td>
</tr>
<tr>
<td>4</td>
<td>$c_1$</td>
<td>$t$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>...</td>
<td>2</td>
</tr>
<tr>
<td></td>
<td>$c_2$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>$t$</td>
<td>$i$</td>
<td>...</td>
<td></td>
</tr>
</tbody>
</table>

period of the current bounded schedule. We provide an upper bound e.g. 4 to the expected periodic schedules. In the command, $C$ is a set of two clock triples of $c_1$ and $c_2$ returned by Maude when a periodic schedule is found. $k$ indicates the step where the first period of the schedule ends, and $p$ indicates the period of the schedule. The condition $p \neq 0$ means that $C$ represents a periodic schedule. Table 1 shows four periodic schedules found by Maude for $c_1 < c_2$ when the bound is set 4. The red steps for each schedule are the beginning of the first and second iteration of the period. We also can give $p$ a concrete value and use Maude to search those periodic schedules with a fixed period.

5.4 Bounded model checking

Given a set of clock constraints, it is desired to know if the constraints satisfy some properties, e.g. if all the clocks can tick infinitely often, or a clock must tick immediately after another clock ticks. Based on the formal semantics of ccsl in Maude, we can model check LTL properties of a given set of ccsl constraints by Maude LTL model checker. Maude model checker requires the reachable state space being verified must be finite, while the reachable state space specified by the rewrite theory of a set of clock constraints may be infinite if there exists some non-periodic schedules. For periodic schedules, we force the schedule to repeat from step $n$ to $n'$ where $n$ and $n'$ are the beginning and ending steps of the first period. As depicting by Fig. 4, by setting a bound we can compute all periodic schedules up to the bound. The periodic schedules compose a finite state space which can be used for model checking. Figure 4 (left) shows an example of an unbounded state space. Each path represents a schedule. The path with a loop represents a periodic schedule. There are three periodic schedules in the figure when the bound is set 3. The three periodic schedules constitute a finite state space which can be model checked, as shown in Figure 4 (right).

Next, we show some basic properties that clock constraints are expected to satisfy and their representations in LTL formula. Let $\text{tick}$ be a parameterized predicate on states, which takes a clock $c$ as argument and returns true if $c$ ticks in a state and otherwise false.
State space without bound

Bounded state space

bound: 3

\[ \text{Fig. 4. Bounded state space of periodic schedulers} \]

- Repeated ticking: all clocks must tick infinitely often, which can be formalized as: \( \wedge_{c \in C} \diamond \top \) \( \text{tick}(c) \).
- Simultaneous ticking: two clocks \( c_1 \) and \( c_2 \) must tick simultaneously, which can be formalized as: \( \Box (\text{tick}(c_1) \iff \text{tick}(c_2)) \).
- Leading-to ticking: if a clock \( c_1 \) ticks, it must cause another clock \( c_2 \) to tick eventually, which can be formalized as: \( \Box (\text{tick}(c_1) \rightarrow \Box \text{tick}(c_2)) \).
- Alternating ticking: two clocks \( c_1 \) and \( c_2 \) must always tick immediately after each other, which can be formalized as: \( \Box (\text{tick}(c_1) \rightarrow \bigcirc \text{tick}(c_2) \wedge \text{tick}(c_2) \rightarrow \bigcirc \text{tick}(c_1)) \).

As an example, we model check if the constraints \( \Phi_1 \) in Example 1 satisfy the alternating ticking property.

1

\[ \text{definition of the state predicate tick in Maude} \]

2 \[ \text{ceq} \langle C; k; \Phi; p \rangle \models \text{tick}(c) = (tval(t, k) = t) \text{ if } (c, t, n) := \text{getConf}(C, c) . \]

3

\[ \text{the following command is used for model checking in Maude} \]

4 \[ \text{red} \ 	ext{modelCheck} \langle \text{init2}((c_1 < c_2)(c_3 < c_1 < 1)(c_2 < c_3)) , \]

5 \[ \{\text{tick}(c_1) \rightarrow \bigcirc \text{tick}(c_2) \wedge \text{tick}(c_2) \rightarrow \bigcirc \text{tick}(c_1)\} . \]

6 \[ \text{Result: true} \]

The first equation is used to define the state predicate \text{tick} in Maude, and \text{modelCheck} is a built-in function to do model checking in Maude. It takes an initial state (configuration) and an LTL formula. Maude returns true with the above command, which means that the constraints \( \Phi_1 \) indeed satisfies the alternating ticking property. This result coincides with the one obtained by encoding CCSL into finite-state transition system [13].

By bounded model checking in Maude we also can find invalid schedules of a given set of clock constraints. A schedule is called invalid if it prevent some clock from ticking after some step, namely, it does not satisfy the repeated ticking property. A set \( \Phi \) of CCSL constraints are called invalid if there exist invalid schedules that satisfy \( \Phi \). Once Maude finds such a periodic schedule that violates the repeated ticking property, we can conclude that the constraints
Table 2. Eight deadlock schedules found by Maude for CCSL constraints $\Phi'_2$

<table>
<thead>
<tr>
<th>No.</th>
<th>in1</th>
<th>in2</th>
<th>step1</th>
<th>step2</th>
<th>step3</th>
<th>out</th>
<th>tmp1</th>
<th>tmp2</th>
</tr>
</thead>
<tbody>
<tr>
<td>1</td>
<td>t</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>t</td>
<td>i</td>
</tr>
<tr>
<td>2</td>
<td>i</td>
<td>t</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>t</td>
<td>i</td>
</tr>
<tr>
<td>3</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
<tr>
<td>4</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
<tr>
<td>5</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
<tr>
<td>6</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
<tr>
<td>7</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
<tr>
<td>8</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
<td>i</td>
</tr>
</tbody>
</table>

are not valid. However, it cannot guarantee the constraints are valid if no invalid schedules are found because not all schedules are model checked.

A special invalid case of CCSL constraints is that some schedules may prevent all clocks from ticking after some step. We call them deadlock schedules. We can use Maude to find if there exist deadlock schedules within a given bound. Let us consider a case of Example 2. Assume that we introduce the following four new constraints to $\Phi_2$ and denote the new set as $\Phi'_2$:

$$tmp_1 \triangleq in_1 + in_2 \quad tmp_1 < out \quad tmp_2 \triangleq tmp_1 \downarrow 1 \quad out < tmp_2$$

The four constraints mean that clocks $tmp_1$ and $out$ must alternatively tick. We can find a number of schedules satisfying all the constraints in $\Phi'_2$. However, some of them may cause deadlock. We find 8 deadlock schedules by searching within 3 steps in Maude with the command:

```
1 search [10,3] init ($\Phi'_2$) = > $\top$ CF.
```

In the command $\top$ is a variable to which a 4-tuple is going to be assigned by Maude, and $\Rightarrow$ means that the value assigned to $\top$ must be rewritten by any rewrite rules. Namely, the value assigned to $\top$ is a deadlock schedule. Table 1 shows the eight deadlock schedules. We take the first one as an example. According to the first schedule, only three clocks, i.e. $in_1$, $step_1$ and $tmp_1$ tick at the first step. In next step, no clocks can tick because of the newly introduced four constraints. For instance, $in_2$ cannot tick in next step. If $in_2$ ticked, so did $tmp_1$ (by constraint $tmp_1 \triangleq in_1 + in_2$) and $tmp_2$ (by constraint $tmp_2 \triangleq tmp_1 \downarrow 1$), which violates the constraint $out < tmp_2$. Because $in_2$ cannot tick, $step_2$ can neither by constraint $in_2 < step_2$. Other clocks also cannot tick because of the corresponding constraints, leading to a deadlock.

6 Related Works and discussion

CCSL mainly deals with logical clocks, i.e., unbounded increasing sequences of integers. The semantics of clock constraints may depend on boolean parameters,
in which case, we remain in a finite world and can rely on traditional verification
and analysis results and tools. The constraints may also depend on unbounded
integer values, for instance, the number of times a given clock has ticked. In this
latter case, the constraint is called unsafe [12]. A specification is safe if it does
not use any unsafe constraint.

The reference semantics of ccsL was given in a research report [1] mainly to
be able to define a simulation tool called TimeSquare [6]. TimeSquare encodes
the operational semantics of ccsL in Java and captures boolean constraints
symbolically using Binary Decision Diagrams (BDD). TimeSquare works step by
step and at each step, finding a solution reduces to a satisfiability problem. After
deciding if and how many valid solutions can be found at a step, TimeSquare
clock engine picks one solution according to its simulation policy, updates the
state space and moves forward. TimeSquare does not consider the unbounded
specification as a whole and only produce one finite possible trace that satisfies
all the constraints up to a given number of steps. In this work, we use bounded
model-checking, we can then explore all the solutions reached in a given number
of steps, instead of only one.

Other works have tried to make an exhaustive exploration of the entire state
space (not up to a pre-defined number of steps). A comprehensive list of such
works has been summarized in a recent survey [13]. However, one aspect is
to be able to decide whether the state space can be represented with a finite
abstraction even though the specification is unsafe. Another way is to force a
finite space space by restricting to safe constraints [16,8,15]. In this work, we do
not make any assumptions on whether the specification is safe or not.

The most important achievement in this paper is that, thanks to Maude
environment, all the analyses performed result directly from the operational se-
mantics without intermediate transformations, so without the need to prove that
the semantics is preserved. Yu et al. proposed to encode ccsL in Signal before
transforming it to the internal format of Sigali [16]. We hope that the encoding in
Maude will allow to conduct automated verification for all the transformational
approaches that use ccsL as a step. Maude also gives a framework to define the
simulation policies formally. Some undocumented simulation policies are avail-
able in TimeSquare [6]. In Section 4, we give a simple formal interpretation for
three of these simulation policies.

Finally, abstract interpretation [5] or infinite model-checking [10] would allow
reasoning on the global ccsL specification without restrictions. However, the
encoding is likely to introduce semantic variations and we do not know at the
moment how to encode ccsL constraints in a compositional way.

7 Conclusion and future work

We have proposed a new semantic model for CcS constraints. We have also
introduced the notion of bounded and periodic schedules. The satisfiability prob-
lem for CcS specifications, which is still an open problem in the general case,
is proved to be decidable with regards to bounded and periodic schedules even
when using unsafe constraints. This is the first main result. The second result is
to use the MAUDE encoding to perform bounded scheduling, customized simu-
lation with different policies, periodic scheduling, and bounded model-checking.

The notion of periodic schedule seems promising but a bit constraining. In the
future, we shall try to provide a more general definition where the behavior might
slightly vary between successive periods while still maintaining decidability.

References

1. André, C.: Syntax and semantics of the Clock Constraint Specification Language
R.: The synchronous languages 12 years later. Proceedings of the IEEE 91(1), 64–
83 (2003)
insensitive design. IEEE Trans. on CAD of Integrated Circuits and Systems 20(9),
1059–1076 (2001)
6. Deantoni, J., Mallet, F.: Timesquare: Treat your models with logical time. In:
7. Eker, S., Meseguer, J., Sridharanarayanan, A.: The Maude LTL model checker. In:
UML MARTE/CCSL and PSL. In: Combi, C., Leucker, M., Wolter, F. (eds.)
Commun. ACM 21(7), 558–565 (1978)
10. Leroux, J., Sutre, G.: Flat counter automata almost everywhere! In: 3rd Interna-
tional Symposium on Automated Technology for Verification and Analysis. Lecture
157–166. IEEE (2013)
14. Potop-Butucaru, D., de Simone, R., Talpin, J.: The Synchronous Hypothesis and
Polychronous Languages, chap. 6. CRC Press (2009)
15. Yin, L., Mallet, F., Liu, J.: Verification of MARTE/CCSL time requirements in
IEEE Computer Society (2011)
chronous controller synthesis from MARTE/CCSL timing specifications. In: 9th
IEEE/ACM International Conference on Formal Methods and Models for Code-
What’s decidable about parametric timed automata?*

Étienne André1,2

1 Université Paris 13, Sorbonne Paris Cité, LIPN, CNRS, UMR 7030, F-93430, Villetaneuse, France
2 École Centrale de Nantes, IRCCyN, CNRS, UMR 6597, France

Abstract. Parametric timed automata (PTA) are a powerful formalism to reason, simulate and formally verify critical real-time systems. After two decades of research on PTA, it is now well-understood that any non-trivial problem studied is undecidable for general PTA. We provide here a survey of decision and computation problems for PTA. On the one hand, bounding time, bounding the number of parameters or the domain of the parameters does not (in general) lead to any decidability. On the other hand, restricting the number of clocks, the use of clocks (compared or not with the parameters), and the use of parameters (e.g., used only as upper or lower bounds) leads to decidability of some problems.

1 Introduction

The absence of undesired behaviors in real-time critical systems is of utmost importance in order to ensure the system safety. Model checking aims at formally verifying a model of the system against a correctness property. Timed automata (TA) are a popular formalism to model and verify safety critical systems with timing constraints. TA extend finite state automata with clocks, i.e., real-valued variables increasing linearly [1]. These clocks can be compared with integer constants in guards (sets of linear inequalities that must be satisfied to take a transition) and invariants (sets of linear inequalities that must be satisfied to remain in a location). TA have been widely studied, and several state-of-the-art model checkers (such as UPPAAL [28] or PAT [33]) support TA as an input language.

TA benefit from many interesting decidable properties, such as the emptiness of the accepted language, the reachability of a control state, etc. However, TA also suffer from some limitations. First, they cannot be used to specify and verify systems incompletely specified (i.e., whose timing constants are not known yet), and hence cannot be used in early design phases. Second, verifying a system for a set of timing constants usually requires to enumerate all of them one by one if they are supposed to be integer-valued; in addition, TA cannot be used anymore if these constants are rational- or real-valued, and can be taken from a dense

* This work is partially supported by the ANR national research program PACS (ANR-14-CE28-0002).
interval. Third, robustness in TA often assumes that all guards can be enlarged or shrinked by the same small variation; considering independent variations or considering both enlarging and shrinking was not addressed, and it is actually unclear whether this can be even considered for TA.

Parametric timed automata (PTA) overcome these limitations by allowing the use of parameters (i.e., unknown constants) in guards and invariants [3]. This increased expressive power comes at the price of the undecidability of most interesting problems – at least in the general case.

Tools such as an extension of Uppaal [24], Roméo [29] or IMITATOR [5] take PTA as input formalism. Beyond the usual academic examples (such as variants of train controllers [3,24]), PTA were also used to successfully specify and verify numerous interesting case studies such as the root contention protocol [24], Philip’s bounded retransmission protocol [24], a 4-phase handshake protocol [27], the alternating bit protocol [26], an asynchronous circuit commercialized by ST-Microelectronics [17], (non-preemptive) schedulability problems [26], a distributed prospective architecture for the flight control system of the next generation of spacecrafts designed at ASTRIUM Space Transportation [20], an unmanned aerial video system by Thales, and even analysis of music scores [19].

In this paper, we survey decision problems for PTA proposed in the past two decades. On the one hand, bounding time, bounding the number of parameters or the domain of the parameters does not (in general) lead to any decidability. On the other hand, restricting the number of clocks, the use of clocks (compared or not with the parameters), and the use of parameters (e.g., used only as upper or lower bounds) can lead to the decidability of some problems.

Related Surveys. To the best of our knowledge, no survey was dedicated specifically to decision problems for PTA. In addition, recent results in the field in the past two years (e.g., [16,32,26,10,8]) justify the need for a clear picture of these updated (un)decidability results.

Related works include a work by Henzinger et al. [21], that is not a survey, but exhibits decidable subclasses of hybrid automata, an extension of timed automata where variables can have (in general) arbitrary rates. Then, Asarin et al. proposed a work [9] acting both as a survey and as a contribution paper that studies hybrid automata with “low dimensions”, i.e., with few variables. Our survey is also concerned (in Section 4) with decidability results for PTA with few variables (i.e., clocks and parameters). Various problems related to the robustness in TA were also surveyed [12].

Outline. In Section 2, we propose a unified syntax for PTA, and we define the decision problems that we will consider throughout this manuscript. In Section 3, we recall general undecidability for PTA. We then study in Section 4 the decidability when restricting the syntax of PTA (number of variables, syntax of the constraints, etc.). We consider specifically in Section 5 the subclass of L/U-PTA. We conclude by emphasizing open problems in Section 6.
Table 1: Syntax of operators in guards

<table>
<thead>
<tr>
<th>Operator</th>
<th>Definition</th>
</tr>
</thead>
<tbody>
<tr>
<td>~</td>
<td>{&lt;, ≤, =, ≥, &gt;}</td>
</tr>
<tr>
<td>≤≥</td>
<td>{≤, ≥}</td>
</tr>
<tr>
<td>&lt;&gt;</td>
<td>{&lt;, &gt;}</td>
</tr>
<tr>
<td>⪯</td>
<td>{&lt;, ≤}</td>
</tr>
</tbody>
</table>

2 Parametric Timed Automata and Problems

2.1 Clocks, Parameters and Constraints

Let \( \mathbb{Z}, \mathbb{N}, \mathbb{Q}^+ \) and \( \mathbb{R}^+ \) denote the sets of (possibly negative) integer numbers, (non-negative) natural numbers, non-negative rational numbers, and non-negative real numbers, respectively. In the following, \( \mathbb{T} \) denotes the domain of time, and \( \mathbb{P} \) the domain of the parameters; these domains will be instantiated with \( \mathbb{N}, \mathbb{Q}^+ \) or \( \mathbb{R}^+ \) later on. Throughout this survey, let \( d \) denote an integer constant in \( \mathbb{Z} \), and \( d^+ \) denote a non-negative constant in \( \mathbb{N} \).

Let us assume a set \( X = \{x_1, \ldots, x_H\} \) of clocks, that are \( \mathbb{T} \)-valued variables that evolve at the same rate. Let us assume a set \( P = \{p_1, \ldots, p_M\} \) of parameters, i.e., unknown constants. A parameter valuation \( v \) is a function \( v : P \to \mathbb{P} \). Throughout this survey, symbols \( x, x_i \) denote clocks whereas \( p, p_i \) denote parameters.

A parametric linear term is \( \sum_{1 \leq i \leq M} \alpha_i p_i + d \), with \( \alpha_i \in \mathbb{Z} \); in the following \( \text{plt} \) will denote a parametric linear term.

A (linear) inequality is \( x \sim \text{plt} \), where \( x \) is a clock, \( \text{plt} \) a parametric linear term, and \( \sim \in \{<, \leq, =, \geq, >\} \). We give in Table 1 the conventions used throughout this survey concerning comparison operators. A (linear) constraint is a set of linear inequalities.

A simple inequality is either \( x \sim p \) or \( x \sim d^+ \). A simple constraint is a set of simple inequalities.

2.2 A Unified Syntax for Parametric Timed Automata

The syntax of PTA varies a lot in the literature; we give below a definition that includes any definition in the literature. That is, any definition of PTA can be obtained from the following one by adding restrictions such as removing the set of accepting locations, forbidding invariants, restricting the domain of clocks or parameters, simplifying the syntax of the guards and invariants, etc.

**Definition 1.** A PTA is a tuple \( A = (\Sigma, L, l_0, F, X, P, I, E) \), where:

- \( \Sigma \) is a finite set of actions,
- \( L \) is a finite set of locations,
- \( l_0 \in L \) is the initial location,
- \( F \subseteq L \) is a set of accepting (or final) locations,
Fig. 1: A coffee machine modeled using a PTA

- $X$ is a set of clocks with domain $\mathbb{T} = \mathbb{R}^+$,
- $P$ is a set of parameters with domain $\mathbb{P} = \mathbb{R}^+$,
- $I$ is the invariant, assigning to every $l \in L$ a constraint $I(l)$, and
- $E$ is a set of edges $(l, g, a, R, l')$ where $l, l' \in L$ are the source and destination locations, $g$ is a constraint which is the transition guard, $a \in \Sigma$, and $R \subseteq X$ is a set of clocks to be reset.

Given a PTA $A$ and a parameter valuation $v$, the valuation of $A$ with $v$, denoted by $v(A)$, is the (non-parametric) TA where each occurrence of $p$ is replaced with $v(p)$.

We say that a PTA is deterministic if, for any $l \in L$, for any $a \in \Sigma$, there exists at most one edge $(l, g, a, R, l') \in E$, for some $g, R, l'$. (Note that it differs from a rather common definition of determinism for TA, that allows two or more outgoing transitions with the same action label provided that the corresponding guards are pairwise disjoint.)

A clock is said to be a parametric clock if it is compared with at least one parameter in at least one guard or invariant; otherwise, it is a non-parametric clock. This notion is central when studying the decidability of problems for PTA with few clocks and parameters.

Example 1. Consider the coffee machine in Fig. 1, modeled using a PTA with 4 locations, 2 clocks ($x_1$ and $x_2$) and 3 parameters ($p_1, p_2, p_3$). This PTA is deterministic; both clocks $x_1$ and $x_2$ are parametric clocks. The machine can initially idle for an arbitrarily long time. Then, whenever the user presses the (unique) button (action press), the PTA enters location “add sugar”, resetting both clocks. The machine can remain in this location as long as the invariant ($x_2 \leq p_2$) is satisfied; there, the user can add a dose of sugar by pressing the button (action press), provided the guard ($x_1 \geq p_1$) is satisfied, which resets $x_1$. That is, the user cannot press twice the button (and hence add two doses of sugar) in a time less than $p_1$. Then, $p_2$ time units after the machine left the idle mode, a cup is delivered (action cup), and the coffee is being prepared; eventually, $p_2$ time units after the machine left the idle mode, the coffee (action
coffee) is delivered. Then, after 10 time units, the machine returns to the idle mode – unless a user again requests a coffee by pressing the button.

**Semantics.** The semantics of a PTA \( A \) can be defined as the union over all parameter valuations \( v \) of the semantics of \( v(A) \). In the following, given \( \delta \in \mathbb{R}^+ \), \( \langle x, \delta \rangle \) denotes the valuation such that \( (w+\delta)(x) = w(x)+\delta \), for all \( x \in X \). Given \( R \subseteq X \), we define the reset of a clock valuation \( w \), denoted by \( [w]_R \), as the valuation resetting the clocks in \( R \), and keeping the other clocks unchanged. Given a parameter valuation \( v \), \( v(C) \) denotes the constraint over \( X \) obtained by replacing each parameter \( p \) in \( C \) with \( v(p) \). Likewise, given a clock valuation \( w \), \( w(v(C)) \) denotes the expression obtained by replacing each clock \( x \) in \( v(C) \) with \( w(x) \).

We use the notation \( w|v \models C \) to indicate that \( w(v(C)) \) evaluates to true.

**Definition 2 (Semantics of a TA).** Given a PTA \( A = (\Sigma, L, l_0, X, P, I, E) \), and a parameter valuation \( v \), the semantics of \( v(A) \) is given by the timed transition system \((Q, q_0, \Rightarrow)\), with

\[
\begin{align*}
Q &= \{ (l, w) \in L \times \mathbb{R}^+ | v|w \models I(l) \}, \\
q_0 &= (l_0, X = 0), \\
\forall \langle l, w \rangle, e, (l', w') \in \Rightarrow \text{ if } \exists \langle l, w \rangle \xrightarrow{e} (l', w'), \text{ with:} \\
& \quad \text{discrete transitions: } (l, w) \xrightarrow{e} (l', w'), \text{ if } (l, w), (l', w') \in Q, \text{ there exists } e = (l, g, a, R, l') \in E, \text{ and } v|w \models g; \\
& \quad \text{delay transitions: } (l, w) \xrightarrow{\delta} (l, w + \delta), \text{ with } \delta \in \mathbb{R}^+, \text{ if } \forall \delta' \in [0, \delta], (l, w + \delta') \in Q.
\end{align*}
\]

A run of a TA is an alternating sequence of states of \( Q \) and edges of the form \((l_0, w_0) \xrightarrow{e_0} (l_1, w_1) \xrightarrow{e_1} \cdots \xrightarrow{e_{m-1}} (l_m, w_m)\), such that for all \( i = 0, \ldots, m-1 \), \( e_i \in E \), and \((l_i, w_i), e_i, (l_{i+1}, w_{i+1}) \in \Rightarrow\).

Note that time elapsing can still be a 0-duration \((d \in \mathbb{R}^+ \text{ allows } d = 0)\); in other words, TA allow to model Zeno behaviors, i.e., an infinite number of actions within a 0-time or, more generally, a finite time (see e.g., [34]). The accepted timed language is the set of timed words (alternating sequences of actions and time elapsing) associated with an accepting run, i.e., a run ending in a location of \( F \) (or, in some works, passing infinitely often by a location in \( F \)). Note that some works make a difference between finite and infinite runs. The untimed language of a TA is the timed language projected onto the actions. The set of traces (or trace set) is the set of accepting runs projected onto the locations and actions, i.e., a set of alternating locations and actions.

A symbolic semantics is also defined for PTA as a parametric zone graph [24,4,26], where a symbolic state is made of a discrete part (the current location) and a symbolic, continuous part (a set of diagonal constraints, i.e., \( x_i - x_j \sim \text{plt} \), sometimes allowing disjunctions).

**Simple PTA.** We defined simple PTA as the subclass of PTA where guards and invariants are simple constraints. We define this class to show that, even in this restricted situation, all non-trivial problems are undecidable (Section 3).
Variants of the PTA syntax. PTA were first defined in the seminal paper [3] using a set of accepting locations. This is similar to timed automata [1]. Timed Safety Automata (TSA) were introduced later by removing the final states, but adding invariants to locations [23]; many subsequent papers then refer to timed safety automata as simply “timed automata”. In contrast, timed automata with accepting locations are often referred to as timed Büchi automata (TBA). It was shown that the timed expressive power of TSA is strictly less than that of TBA [22].

The syntax of PTA differs in most of the papers in the literature. Concerning guards and invariants, in work [3] (resp. [30]), guards (resp. guards and invariants) are conjunctions of inequalities of the form $x \sim p$. In work [24,13], guards are conjunctions of inequalities of the form $x_i - x_j \leq plt \cup \{\infty\}$; in work [24] invariants have the same form as guards (invariants are not considered in work [13]). In work [18], guards and invariants are all open, i.e., of the form $x \prec p$ or $x \succ d^+$. In work [26], guards and invariants are conjunctions of inequalities of the form $x \sim plt$, and invariants can only bound clocks from above (i.e., $x \leq plt$). In work [10], guards are conjunctions of inequalities of the form $x \sim p$ and invariants can only bound clocks from above (i.e., $x \leq p$). In work [8], guards and invariants are conjunctions of inequalities of the form $x \sim p + d$, $x \sim d^+$ or $p \sim d$ (although the proofs of undecidability only need inequalities of the form $x \sim p$ or $x \sim d^+$).

A set of accepting locations is considered in several previous works [3,13,10], but only one [13] is interested in infinite accepting runs, i.e., runs that pass infinitely often by an accepting location; hence this latter work considers what could be referred to as parametric timed Büchi automata. In contrast, other previous approaches [24,18,4,26,8] consider parametric timed safety automata (i.e., without accepting locations).

Expressiveness. A comparison of the expressiveness of these different syntactic models remains to be done. Whereas it is likely that allowing constraints of the form $x \sim plt$ may be simulated using constraints of the form $x \sim p$ (perhaps adding additional locations, clocks and parameters), the expressiveness may differ when adding a set of accepting locations (just as the timed expressive power of TSA is strictly less than that of TBA [22]). In fact, the expressiveness of a PTA was not even defined; we believe that shall be studied in the future.

2.3 Decision and Computation Problems

We follow here the presentation of a previous approach [26]. Given a class of decision problems $\mathcal{P}$ (reachability, unavoidability, etc.), let us define the $\mathcal{P}$-emptiness, the $\mathcal{P}$-universality and the $\mathcal{P}$-finiteness. Given a PTA $A$ and an instance $\phi$ of $\mathcal{P}$, the $\mathcal{P}$-emptiness, $\mathcal{P}$-universality and $\mathcal{P}$-finiteness ask whether the set of parameter valuations $v$ such that $v(A)$ satisfies $\phi$ is empty, is equal to $\mathbb{P}|\mathcal{P}|$ and is finite, respectively.
In this survey, we mainly focus on reachability and unavoidability properties, and call them EF and AF respectively.\(^3\) We will also mention the EG property, that checks whether there exists a maximal run along which the locations remain in a subset \(G\) of the locations, and the AG property that checks whether the locations remain in \(G\) for all runs.\(^4\)

Additionally, we will survey the language (resp. trace) preservation (emptiness) problem [8]: given a PTA \(A\) and a parameter valuation \(v\), does there exist another valuation \(v' \neq v\) such that the untimed languages (resp. sets of traces) of \(v(A)\) and \(v'(A)\) are the same?

We finally define the \(\mathcal{P}\)-synthesis problem: Given a PTA \(A\) and an instance \(\phi\) of \(\mathcal{P}\), compute the parameter valuations such that \(v(A)\) satisfies \(\phi\).

**Example 2.** Let us exemplify some decision and computation problems for the PTA in Fig. 1. Assume the unique target location is “done”, i.e., \(G = \{\text{done}\}\). EF-emptiness asks whether at least one parameter valuation can reach location “done” for some run; this is true (e.g., \(p_1 = 1, p_2 = 2, p_3 = 3\)). EF-universality asks whether all parameter valuations can reach location “done” for some run; this is false (no parameter valuation such that \(p_2 > p_3\) can reach “done”). AF-emptiness asks whether at least one parameter valuation can reach location “done” for all runs; this is true (e.g., \(p_1 = 1, p_2 = 2, p_3 = 3\)). EF-synthesis consists in synthesizing all valuations for which a run reaches location “done”; the resulting set of valuations is \(0 \leq p_2 \leq p_3 \leq 10 \land p_1 \geq 0\).

### 3 Almost Everything is Undecidable for Simple PTA

In this entire section, we consider simple PTA without restriction on the number of clocks and parameters. In that situation, all non-trivial problems studied in the literature are undecidable, with the exception of the membership problem (that asks whether the language of a valuated PTA is empty) – which is rather a problem for TA. By non-trivial, we mean requiring a semantic analysis, and not, e.g., a sole analysis of the syntax of the PTA (e.g., “is the number of clocks even”, or any problem defined in Section 2.3 by setting \(G = \mathcal{L}\)).

We also survey that bounding time (Section 3.3) or the parameter domain for rational-valued parameters (Section 3.4) preserves the undecidability. However, we will show in Section 4 that bounding the number of clocks and/or parameters brings decidability.

All proofs of undecidability reduce from either the halting problem, or the boundedness problem, of a 2-counter machine, known to be undecidable [31].

\(^3\) The names EF, AF, EG, AG were first used for PTA by Jovanović et al. [26], and come from the CTL syntax.

\(^4\) Note that EF-, AF-, EG-, and AG-emptiness are equivalent to AG-, EG-, AF-, EF-universality, respectively.
3.1 Decidability of the Membership

In the seminal PTA paper [3], the membership problem for PTA is defined as follows: given a PTA $A$ and a parameter valuation $v$, is the language of $v(A)$ empty? The membership problem is not strictly speaking a problem for PTA, but rather for TA, since it considers a valuated PTA. As a consequence, the decidability of this problem only relies on known results for TA [1]: the membership problem is decidable (and PSPACE-complete) for PTA over discrete time ($\mathbb{T} = \mathbb{N}$ and $\mathbb{P} = \mathbb{N}$), over dense time with integer-valued parameters ($\mathbb{T} = \mathbb{R}^+$ and $\mathbb{P} = \mathbb{N}$), and over dense time with rational-valued parameters ($\mathbb{T} = \mathbb{R}^+$ and $\mathbb{P} = \mathbb{Q}$). However, it becomes undecidable with real-valued (in fact irrational) parameters [30].

3.2 General Undecidable Problems

EF-, AF, EG, AG-emptiness. The seminal paper on PTA [3] showed that the EF-emptiness problem is undecidable for PTA, both for discrete time, and for dense-time (real-valued clocks and real-valued parameters). Although not explicitly stated in that paper, the proof of undecidability, that consists in reducing from the halting problem of a 2-counter machine, also works for real-valued clocks with integer-valued parameters.

It was then proved that the AF-emptiness is undecidable for L/U-PTA (a subclass of PTA, see Section 5), and hence for PTA as well [26]. Again, the proof of undecidability consists in reducing from the halting problem of a 2-counter machine.

AG- and EG-emptiness are also undecidable [7].

Language and trace preservation problems. Both language preservation and trace preservation problems are undecidable for simple PTA [8]. The continuous (or robust) versions of those problems additionally require that the language (resp. set of traces) is preserved under any intermediary valuation of the form $\lambda \cdot v + (1 - \lambda) \cdot v'$, for $\lambda \in [0, 1]$ (with the classical definition of addition and scalar multiplication). These problems are also undecidable for simple PTA.

The language preservation problems and its continuous version are undecidable for a PTA with at least 4 parametric clocks. The trace preservation and its continuous version require either an unbounded number of non-parametric clocks and diagonal constraints (that go beyond the usual syntax of PTA), or an unbounded number of parametric clocks. This is due to the fact that the proof encodes the 2-counter machine with a fixed number of locations, which thus requires to encode each location with a different clock. It remains open whether this problem is undecidable for a bounded number of clocks.

3.3 Bounding Time

Bounded-time model checking consists in checking a property within a bounded time domain. Undecidable problems might become decidable in this situation,
or be of a lower complexity. For example, time-bounded reachability becomes decidable for a special subclass of hybrid automata with monotonic rates [14].

In contrast, the EF-emptiness problem remains undecidable for (general) PTA over bounded, dense time [25, Theorem 3.4].

This said, we emphasize that (quite trivially) model checking discrete-time PTA over bounded-time would become decidable. (This remains to be shown formally though.)

3.4 Bounding the Parameter Domain

Bounding the parameter domain consists in setting a minimal and a maximal bound on the possible parameter valuations of a PTA.

For integer parameters, any problem for a PTA over a bounded parameter domain is decidable if the corresponding problem is decidable for a TA. In fact, the $\mathcal{P}$-emptiness problem for PTA with bounded integer is PSPACE-complete for any class of problems $\mathcal{P}$ that is PSPACE-complete for TA [26]. Indeed, it suffices to enumerate all parameter valuations, of which there is a finite number. As a consequence, EF-, AF-, EG-, AG-emptiness are all decidable; and so are language and trace preservation. A symbolic method was proposed to compute EF- and AF-synthesis [26]; experiments showed that this symbolic computation is faster than an exhaustive enumeration (using Uppaal).

For rational-valued parameters, the EF-emptiness problems is undecidable for a single parameter in $[1, \frac{2}{\sqrt{3}}]$ [30]. EG- and AG-emptiness [7], and language and trace preservation [8] are also undecidable for a single parameter in $[0, 1]$.

4 Bounding the Numbers of Clocks and Parameters

4.1 EF-Emptiness

Since the seminal paper on PTA [3], the decidability of the EF-emptiness problem was studied in various settings, by bounding the number of parametric clocks, of non-parametric clocks, and of parameters. The syntax was also restrained. We summarize these results in Table 2 (that is partially inspired by a similar table in a previous work [18], improved by adding more dimensions, and of course more recent results). The open question of the syntax expressiveness requires to consider a multi-dimensional table: we need to consider not only the number of clocks and parameters, but also the syntax allowed in guards and invariants. For example, a recent paper [16] improves the complexity of the seminal PTA papers [3] (NEXPTIME-complete instead of non-elementary) over $\mathbb{N}$ for 1 clock, but requires non-strict inequalities, and uses invariants; it is hence unclear whether the result of the seminal paper [3] is really subsumed by that more recent paper [16].

Let us extract the most important results out of Table 2. The decidability is clearly impacted by the number of parametric clocks. First, let us consider PTA with a single parametric clock: the EF-emptiness problem is decidable over discrete time with arbitrarily many non-parametric clocks (NEXPTIME-complete
Table 2: Decidability of the EF-emptiness problem for general PTA

<table>
<thead>
<tr>
<th>T</th>
<th>P</th>
<th>Guards</th>
<th>Invariants</th>
<th>P-clocks</th>
<th>NP-clocks</th>
<th>Params</th>
<th>Decidability</th>
<th>Main ref.</th>
</tr>
</thead>
<tbody>
<tr>
<td>N</td>
<td>N</td>
<td>x ≤ p ≤ p [d] (</td>
<td>d)</td>
<td>1</td>
<td>any</td>
<td>any</td>
<td>NEXPTIME-compl.</td>
<td>[8]</td>
</tr>
</tbody>
</table>
| N  | N | x ∈ I \(

when only large inequalities are used [16], and non-elementary otherwise [3]). It is NP-complete over dense time with no non-parametric clock [30]. It is open over dense time with two non-parametric clocks, and undecidable with three non-parametric clocks [30]; note that this problem is decidable over discrete time [3,16], which exhibits a difference between dense and discrete time [30].

Second, let us consider PTA with two parametric clocks: the EF-emptiness problem is decidable over discrete time with a single parameter [16]; this result is claimed in the same paper to extend to dense time with integer-valued parameters. Any other case with two parametric clocks remains open. Third, the EF-emptiness problem is undecidable in all settings with three (or more) parametric clocks. Finally, using only strict inequalities, the EF-emptiness is undecidable over dense time for two parametric clocks, three non-parametric clocks and two parameters [18]; this situation was not considered over discrete time.

4.2 Language and Trace Preservation

The language- and trace-preservation problems are decidable for deterministic PTA with a single clock, and with linear parameter constraints allowed in guards and invariants, i.e., of the form \(x \sim plt\) or \(plt \sim 0\) [8]. A procedure to compute parameter valuations with the same trace set as a given valuation is proposed
(close to the “inverse method” [4]), that is complete for deterministic PTA, and terminates in the case of a single clock [8].

4.3 Parametric Model Checking

Parametric model checking was addressed in different settings: verifying a non-parametric model against a parametric formula, or a parametric model against a non-parametric formula, or a parametric model against a parametric formula.

Non-parametric model / parametric formula. An extension of LTL with parameters in the formula (“PLTL”) was studied [2]. When only parametric “always” modalities are allowed of the form “$\leq p$”, checking emptiness of the valuation set is PSPACE-complete. The solution to the synthesis problem is doubly exponential in the number of parameters. However, when allowing equality in PLTL, the emptiness problem becomes undecidable [2].

Parametric model / non-parametric formula. It is shown that model checking PTA with the (non-parametric) logic MTL is undecidable, even with a single clock and a single parameter, and even when the PTA is deterministic [32]. This negative result comes in contrast to the decidability of the EF-emptiness problem for one-clock PTA. Note that the proof of undecidability requires the parameters to be rational-valued (integer-valued parameters are not sufficient – and this latter case can hence be considered as open).

Parametric model / parametric formula. Model checking a PTA over discrete-time with a single parametric clock against a PTCTL formula (a parametric version of TCTL) is decidable, provided the formula does not use equality constraints; otherwise the problem becomes undecidable [15].

5 The Disappointing Class of L/U-PTA

Lower-bound/upper-bound parametric timed automata (L/U-PTA) restrict the use of parameters in the model [24]. A parameter is said to be an upper-bound parameter if, whenever it is compared with a clock, it is compared as an upper bound, i.e., it only appears in inequalities of the form $x \leq p$. Conversely, a parameter is a lower-bound parameter if it is only compared with clocks as a lower bound, i.e., of the form $p \leq x$.

An L/U-PTA is a PTA where the set of parameters is partitioned into upper-bound parameters and lower-bound parameters. Two additional subclasses were introduced later [13]: L-PTA (resp. U-PTA) are PTA with only lower-bound (resp. upper-bound) parameters.

Example 3. Consider again the coffee machine in Fig. 1, modeled using a PTA $A$. This PTA is not an L/U-PTA; indeed, the guard $x_2 = p_2$ (resp. $x_2 = p_3$) makes $p_2$ (resp. $p_3$) be compared with clocks both as a lower-bound and as an upper-bound. (Recall that $=$ stands for $\leq$ and $\geq$.)
However, if one replaces \( x_2 = p_2 \) with \( x_2 \leq p_2 \) and one replaces \( x_2 = p_3 \) with \( x_2 \leq p_3 \), then A becomes an L/U-PTA with lower-bound parameter \( p_1 \) and upper-bound parameters \( \{p_2, p_3\} \). Note that equalities are not forbidden in L/U-PTA (e.g., \( x_1 = 10 \)), but only equalities involving parameters.

Several case studies fit into the class of L/U-PTA: the root contention protocol, the bounded retransmission protocol and the Fischer mutual exclusion protocol are all modeled with L/U-PTA in the paper introducing L/U-PTA [24]; in two works [24,27], both the Fischer mutual exclusion protocol and a producer-consumer are verified using L/U-PTA. Interestingly, the two case studies of the seminal paper on PTA [3] (viz., a toy railroad crossing model and a model of Fischer mutual exclusion protocol) are also L/U-PTA. In addition, most models of asynchronous circuits with bi-bounded delays (i.e., where each delay between the change of an input signal and the change of the corresponding output is a parametric interval) can be modeled using L/U-PTA.

5.1 Decidability Results

The first (and main) positive result for L/U-PTA is the decidability of the EF-emptiness problem [24]. L/U-PTA benefit from the following interesting property: increasing the value of an upper-bound parameter or decreasing the value of a lower-bound parameter necessarily relaxes the guards and invariants, and hence can only add behaviors. Hence, checking the EF-emptiness of an L/U-PTA can be achieved by replacing all lower-bound parameters with 0, and all upper-bound parameters with \( \infty \); this yields a non-parametric TA, for which emptiness is PSPACE [1]. This procedure is not only sound but also complete.

Further decidability results are exhibited [13], for infinite runs acceptance properties, i.e., where a location is met infinitely often (to which we refer hereafter as BiEF). Note that, in contrast to the first paper on L/U-PTA [24] where the parameters are valued with non-negative reals, the results this later work [13] consider integer-valued parameters (though time is dense, i.e., clocks are real-valued). It is shown in this later work [13] that emptiness, universality, finiteness of the valuation set are PSPACE-complete for infinite runs acceptance properties. Remark that the decidability of the BiEF-finiteness is due to the integerness of the parameters; in short, a sufficient bound is computed on the parameters, and then valuations smaller or equal to this bound are enumerated, which would not be feasible for real-valued parameters.

A parametric extension of the dense-time linear temporal logic MITL\(_{0,\infty}\) (denoted “PMITL\(_{0,\infty}\”) is proposed [13]; when parameters are used only as lower or upper bound in the formula (to which we refer as L/U-PMITL\(_{0,\infty}\)), satisfiability and model checking are PSPACE-complete; this is obtained by translating the formula into an L/U-automaton and checking an infinite acceptance property.

5.2 Undecidability Results

The first undecidability results for L/U-PTA are shown in works by Bozelli et al. [13]: the constrained EF-emptiness problem and constrained EF-universality.
## 5.3 Intractability of the Synthesis

The most disappointing result concerning L/U-PTA is shown by Jovanović et al. [26]: if it can be computed, the solution to the EF-synthesis problem for L/U-PTA cannot be represented using a formalism for which the emptiness of the intersection with equality constraints is decidable. The proof relies on the undecidability of the constrained emptiness problem of Bozelli et al. [13].

<table>
<thead>
<tr>
<th>Problem</th>
<th>P</th>
<th>Complexity</th>
<th>Main ref.</th>
</tr>
</thead>
<tbody>
<tr>
<td>EF-emptiness</td>
<td>R+</td>
<td>PSPACE</td>
<td>[24]</td>
</tr>
<tr>
<td>AG-emptiness</td>
<td>R+</td>
<td>PSPACE</td>
<td>[24]</td>
</tr>
<tr>
<td>AF-emptiness</td>
<td>R+</td>
<td>undecidable</td>
<td>[26]</td>
</tr>
<tr>
<td>EG-emptiness</td>
<td>N</td>
<td>open</td>
<td></td>
</tr>
<tr>
<td>BüEF-emptiness</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>BüEF-universality</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>BüEF-finiteness</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>constrained BüEF-emptiness</td>
<td>N</td>
<td>undecidable</td>
<td>[13]</td>
</tr>
<tr>
<td>constrained BüEF-universality</td>
<td>N</td>
<td>undecidable</td>
<td>[13]</td>
</tr>
<tr>
<td>L/U-constrained BüEF-emptiness</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>L/U-constrained BüEF-universality</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>Language preservation</td>
<td>N</td>
<td>undecidable</td>
<td>[8]</td>
</tr>
<tr>
<td>Language preservation</td>
<td>R+</td>
<td>undecidable</td>
<td>[8]</td>
</tr>
<tr>
<td>L/U-PMITL$_{0,\infty}$-emptiness</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
<tr>
<td>L/U-PMITL$_{0,\infty}$-universality</td>
<td>N</td>
<td>PSPACE-complete</td>
<td>[13]</td>
</tr>
</tbody>
</table>

A second negative result is shown by Jovanović et al. [26]: the AF-emptiness problem is undecidable for L/U-PTA. This is achieved by a reduction from a 2-counter machine where a lower-bound parameter is equal to an upper-bound parameter iff AF holds. This restricts again the use of L/U-PTA, as AF is essential to show that all possible runs of a system eventually reach a (good) state.

Then, it is shown that the language preservation problem is undecidable for L/U-PTA [8]. Again, this is achieved by a reduction from a 2-counter machine where a lower-bound parameter is equal to an upper-bound parameter iff the language is preserved.

We summarize in Table 3 decision problems for L/U-PTA.

---

A problem (for infinite runs acceptance properties) is undecidable for L/U-PTA. By constrained it is meant that some parameters of the L/U-PTA can be constrained by an initial linear constraint, e.g., $p_1 \leq 2 \times p_2 + p_3$. Indeed, using linear constraints, one can constrain an upper-bound parameter to be equal to a lower-bound parameter, and hence build a 2-counter machine using an L/U-PTA. However, when no upper-bound parameter is compared to a lower-bound parameter (i.e., when no initial linear inequality contains both an upper-bound and a lower-bound parameter), these two problems retrieve decidability [13].
very annoying consequence is that such a solution cannot be represented as a
finite union of polyhedra (since the emptiness of the intersection with equality
constraints is decidable).

5.4 Two Open Classes: L-PTA and U-PTA

L-PTA and U-PTA (introduced by Bozelli et al. [13]) are very open classes, in
the sense that to the best of our knowledge, no result known to be decidable
for L-PTA (or U-PTA) was shown undecidable for L/U-PTA (and is hence ei-
ther decidable or open). Conversely, and even stronger, no result known to be
undecidable for L/U-PTA was shown decidable for L-PTA (or U-PTA) – and is
always open.

To summarize, the AF-emptiness, the language- and trace-preservation prob-
lems, are all undecidable for L/U-PTA, but remain open for L-PTA and U-PTA.

In fact, the only result that could be described as a difference between L/U-
PTA and U-PTA (resp. L-PTA) is as follows [8]: the language-preservation prob-
lem is decidable for deterministic U-PTA (resp. deterministic L-PTA) with a
single integer-valued parameter, whereas this problem is proved undecidable for
L/U-PTA. However, one could argue that an L/U-PTA with a single param-
eter is necessarily either an L-PTA (if the unique parameter is a lower-bound
parameter) or a U-PTA (otherwise).

Synthesis. The synthesis for L-PTA and U-PTA was not much addressed, with
the exception of integer-valued parameters: in that case, it is possible to synthe-
size the solution to the BüiEF-synthesis problem in the form of a union of linear
constraints doubly exponential in the number of parameters [13]. The authors
note that it remains open whether one can construct a linear constraint with
a single exponential blow-up. This result does not extend in a straightforward
manner to rational-valued parameters, as the technique of Bozelli et al. [13]
(for U-PTA) requires the computation of a sufficient upper bound, and then an
exhaustive enumeration of parameters below this bound.

6 Open Questions

Syntax and expressiveness. A first perspective is to compare the expressiveness
of the various syntaxes of PTA defined in the literature. This implies to first agree
on a definition of the expressiveness of a PTA. We propose as a perspective two
possible definitions: either the union over all parameter valuations of the timed
language, or the union over all parameter valuations of the untimed language.
Comparing the expressiveness of the syntaxes in the literature would reduce the
number of dimensions for the various decidability results of the EF-emptiness
problem studied in Table 2.
Decidability problems. A main open problem is the decidability of PTA with two clocks, that was only studied with a single parameter and over discrete time [16]. Studying further the EG-, AF- and AG-emptiness problems for few clocks and parameters (as it was quite extensively done for EF-emptiness) remains to be done too, although the theoretical or practical interest may be somehow debatable. More interesting (and promising) are the two open classes of L-PTA and U-PTA. These classes are non-trivial, and relate to the robust analysis of TA: most robustness problems (see [12]) consider an enlargement of all guards by (usually) the same constant factor, whereas U-PTA allow to enlarge or decrease some of the upper-bound guards by a possibly different parameter, which gives an orthogonal definition of robustness. The language preservation problem remains open for U-PTA [8], and the question of the synthesis is also challenging.

Also note that formalisms close to PTA (not surveyed here for lack of space) include subclasses of hybrid automata [14] and parametric interrupt timed automata [11], that benefit from promising decidability results.

Synthesis. Whereas decision problems (surveyed in this document) were much studied, little interest has been dedicated to the synthesis of parameters, which should however be a main practical challenge. Despite undecidability (in general [3]) or intractability (for L/U-PTA [26]), semi-algorithms or approximated procedures could be devised; SMT-based techniques [27], or the integer hull approximation [26,6] can serve as a basis for future works.

Are PTA a useless formalism? Despite many undecidability problems, PTA were often used to model and verify various case studies (see Section 1). This can be seen as a paradox considering the numerous undecidability results PTA suffer from. In fact, as all of the aforementioned analyses terminate, it is challenging to understand why, and perhaps to exhibit further classes for which the problems considered in this survey become decidable.

Acknowledgements

This manuscript benefited from discussions with Didier Lime, Nicolas Markey, and Olivier H. Roux.

References

Compositional Predictability Analysis of Mixed Critical Real Time Systems

Abdeldjalil Boudjadar\textsuperscript{1}, Juergen Dingel\textsuperscript{2}, Boris Madzar\textsuperscript{2}, Jin Hyun Kim\textsuperscript{3}

\textsuperscript{1} Link¨oping University Sweden  
\textsuperscript{2} Queen’s University Canada  
\textsuperscript{3} INRIA Rennes France

Abstract. This paper introduces a compositional framework for analyzing the predictability of component-based embedded real-time systems. The framework utilizes automated analysis of tasks and communication architectures to provide insight on the schedulability and data flow. The communicating tasks are gathered within components, making the system architecture hierarchical. The system model is given by a set of Parameterized Stopwatch Automata modeling the behavior and dependency of tasks, while we use Uppaal to analyze the predictability. Thanks to the Uppaal language, our model-based framework allows expressive modeling of the behavior. Moreover, our reconfigurable framework is customizable and scalable due to the compositional analysis. The analysis time and cost benefits of our framework are discussed through an avionic case study.

1 Introduction

Since the Apollo Guidance Computer has been recognized as one of the first successful embedded systems designed early in the 60’s, embedded software functions have been increasing in number, complexity and scale in the design of automotive and avionic systems. In some application areas, for example avionics, human life might be dependent on the reliability of such embedded systems which makes these systems highly critical. To demonstrate the reliability of safety critical systems, an intensive effort has been jointly undertaken by researchers and practitioners. Such a pursuit includes the definition of appropriate software engineering principles [22] (modularity, abstraction, separation of concerns, etc) and the development of powerful analysis tools [3, 26, 15].

A common execution requirement to be guaranteed when designing an embedded system is the response time [17], which is the end-to-end delay of the system execution. To be able to guarantee response times, 1) the execution times of actions must be bounded; 2) an analysis must demonstrate that the system produces its results under all relevant circumstances and all ways to resolve internal non-determinism (due to, e.g., concurrency and communication delays) and external non-determinism (due to, e.g., changes in input values/arrival times).

Predictability [14] has been identified as an input related requirement. It ascertains that the externally observable behavior of a process or a system re-
mains the same despite internal non-determinism while removing external non-determinism (i.e., keeping the inputs and their timing unchanged).

Proving the predictability [24] means that the system analysis is successfully passed regarding both data flow and time-constrained behavior under any execution assumption, for example concerning failure and workload. An example of the predictability property is the Emergency Brake System [25] mounted in Volvo FH truck series since 2013 to avoid rear end collisions. Such a feature is a component of the Adaptive Cruise Control (ACC) system. Once the radar of a moving truck discovers an obstacle on the route of the truck, it communicates the distance information to a computation process that calculates the braking pressure to be applied based on the obstacle distance and the truck speed and delivers the braking pressure value to the braking system. The radar component is a composition of sensors and cameras. A danger state is determined by the presence of a stationary or a moving vehicle just in the front of the truck with a very slower speed than the truck’s. The computation must output the correct brake pressure at the expected time, which is a couple of micro seconds after the detection of the obstacle. An unpredictable computation process might deliver different outputs in response to the same inputs, which could result in bugs that are hard to detect.

Different techniques have been introduced to analyze the predictability of real-time systems [13, 12, 21, 27], where the analysis does not leverage the system structure and systems are analyzed monolithically. This may lead to a state space explosion, making large systems non-analyzable. To the best of our knowledge, compositional analysis techniques for predictability have not received a lot of attention in the literature (discussed in Section 3).

By compositional analysis [5], we mean that the analysis of a system relies on the individual analysis of its components separately, since they are independent. In such a design architecture, when a component violates its requirements it does not affect the execution of other components because the faulty component cannot request more than the resource budgeted by its interface (Section 5.2).

The system architecture we consider in this paper is structured in terms of components having different criticality levels. During execution, criticality levels will be used as static priorities to sort components. Each component is the composition of either other components (hierarchical) or basic processes (periodic tasks) having deterministic behavior. Each component will be analyzed individually and independently from the other system components thanks to its abstraction through an interface. We use parameterized stopwatch automata (PSA) to model the system while we use Uppaal toolsuite for simulation and formal analysis. The contributions of this paper include:

- How to support the predictability of hierarchical real-time systems through certain design restrictions.
- A scalable predictability analysis framework due to the component-based design and compositional analysis.
- Flexible and customizable framework due to the parametrization and instantiation mechanism of Uppaal.
The rest of the paper is organized as follows: Section 2 motivates the predictability analysis through an industrial example. Section 3 cites relevant related work. Section 4 introduces the predictability notion we adopt as well as schedulability as a sufficient condition for the predictability. In Section 5, we introduce a compositional analysis technique. Section 6 shows our model-based analysis for the predictability of component-based real-time systems using the Uppaal. Section 7 presents a case study. Section 8 concludes the paper.

2 Motivating Example

![Volvo's Emergency Brake System](image)

Fig. 1. Volvo’s Emergency Brake System.

Fig. 1 depicts the structure (1.(A)) and abstract behavior (1.(B)) of Volvo’s emergency brake system mentioned above. The system consists of 6 concurrent components, each of which is given a set of timing attributes as well as a priority level. Once an input is generated by component **Radar module**, the component **Determine risk** determines whether a potential obstacle is present or not. The component **Notify driver** is responsible for notifying the driver in case a risk occurs. Based on the driver reaction, received and analyzed by component **Driver reaction**, the system decides which action to take next. If the driver reaction is continuously missing for a certain duration, component **Process brake data** calculates the necessary brake pressure according to certain input data such as distance, truck speed and obstacle speed. Once the pressure value is handed over to component **Applying brakes**, it brakes the truck.

Fig. 1.(B) depicts an abstract behavior of the overall emergency brake system. The system execution is initially in state **Wait** waiting to be triggered by the radar (external sensor) via a signal through channel **detection**. Once such a notification occurs, the system moves to state **Notified** waiting for the emergency data acquisition before notifying the truck driver. The data communication could be done via shared memory, bus, etc. The maximum waiting time for data acquisition must not exceed **slacktime1** time units. If the data is communicated late during the allowed interval [0, slacktime1], the remaining distance to the collision will not be the same, i.e., much shorter, as the truck is moving. After notifying the driver, the system moves to the state **Processing** and keeps calculating the remaining distance and time to the collision until either the driver reacts, and thus moves to the initial state, or reaches a critical time...
slacktime2 by which it moves to state PressureCalculation. The slack time is calculated on the fly according to the distance, the truck speed, the elapsed time since detection and the obstacle speed. Once the brake pressure is calculated, the system activates the hardware through a signal on channel EmergencyBrake and moves to the initial state. The pressure calculation must be done within slacktime3 time units. A safety property expected from this system is that it must deliver the right brake pressure at the expected time (bounded by the slack times). The later the notification arrives, the stronger the brake pressure has to be. In fact, the brake pressure delivered at time $x$, is different of that delivered at time $x + 1$, and strongly dependent to the input values and the acquisition time of such inputs. Moreover, such a brake pressure must be predictable in a way that it is the same whenever the system is in the same configuration (data arrival time, elapsed time since the collision detection, the initial distance, the truck speed, etc). If the brake pressure is wrongly calculated (not sufficient) or delivered late, the truck will probably collide with the obstacle.

3 Related Work

In the literature, several model-based frameworks for the predictability analysis of real-time systems have been proposed [13, 12, 21, 27]. However, only few proposals consider the behavior of system processes (tasks) when analyzing predictability. Moreover, to the best of our knowledge it is very rare that the system predictability is analyzed in a compositional way.

In [21], Feiler et al presented a model-based architectural approach for improving predictability of performance in embedded real-time systems. This approach is component-based and utilizes automated analysis of task and communication architectures. The authors generate a runtime executive that can be analyzed using the MetaH language and the underlying toolset. However the tasks considered are abstract units given via a set of timing requirements. Without considering the concrete behavior of system tasks, the analysis could be pessimistic and may lead to over-approximated results.

The authors of [20] defined a predictable execution model PREM for COTS (commercial-off-the-shelf) based embedded systems. The purpose of such a model is to control the use of each resource in the way that it does not exceed its saturation limit. Accordingly, each resource must be assigned at the expected time thus avoiding any delay at the operation points. This work focuses on resource utilization rather than data flow in case of communicating architectures. Moreover, analyzing the whole system at once might not be possible.

In [13], Garousi et al introduced a predictability analysis approach, for real-time systems, relying on the control flow analysis of the UML 2.0 sequence diagrams as well as the consideration of the timing and distribution information. The analysis includes resource usage, load forecasting/balancing and dynamic dependencies. However, analyzing the whole system at once makes the identification of faulty processes/components not trivial.
In [4], Bondarev et al. introduced a compositional analysis technique enabling predictable deployment of component-based real time systems running on heterogeneous multi-processor platforms. The system is a composition of software and hardware models according to a specific operational semantics. Such a framework is a simulation-based analysis, thus it cannot be used as a rigorous analysis means for critical systems.

Our paper introduces a compositional model-based framework for the predictability analysis of component-based real time systems, so that faulty components can easily be identified. The framework uses the expressive real-time formalism of parameterized stopwatch automata to describe the system/components behavior. We rely on the advances made in the area of model-checking by analyzing each component formally using the Uppaal model checker. The compositionality and parametrization lead our framework to be scalable and flexible.

4 Predictable Real time Systems

Concurrent real-time systems [16] are usually specified by a set of communicating processes called tasks. Each task performs a specific job such as data acquisition, computation and data actuation. Moreover, tasks are constrained by a set of features, such as roundness and execution time, as well as a dependency relation capturing the data flow between processes.

– Roundness includes the activation rhythm (periodic, aperiodic, sporadic) and the necessary time interval for each activation.
– Execution time specifies the amount of processing time required to achieve the execution of one task activation on a given platform.
– Dependency [9] describes the communication and synchronization order between tasks, meaning that a dependent task cannot progress if the task on which it depends has not reached a certain execution step or delivered a specific message.

Another property to be considered in case of dependency is the manipulation of correct data. So that when a task $T_1$ interacts with (or preempts) another task $T_2$, task $T_1$ must reload the data possibly modified by the execution of $T_2$ in order to avoid using out of date or inconsistent data. Powerful synchronization mechanisms enable to capture the interaction, and thus determine the time point at which the data produced by a task must be delivered to the consumer task.

In the literature, recent work [20, 2] enhances the predictability of real-time systems by restraining the observability of data in such a way that a consumer task can only access the data produced by a run-until-completion execution of the corresponding producer task. Moreover, such data must be produced before the consumer starts it current execution. For data consistency, tasks read and write data only on the beginning and the end of their period execution respectively. This implies that any data update made after the release of a given
task will be ignored by that task for the current execution. This notion of run-
to-completion data consistency is called \textit{restricted observability} [2].

For example, if a consumer task synchronizes with a producer task, the legal
data values to be used by the consumer after the synchronization must be the
data issued before the consumer started its current job. This means that if the
producer does not complete its execution before a synchronization point, the
data value to be considered by the consumer for its current execution (potentially
released at the synchronization time point) is not the value computed until the
synchronization time but rather it is the data delivered at the termination of
the previous execution period of the producer.

Fig. 2.(a) illustrates a dependency relation between different tasks of a mis-
sion control computer system. An arrow from one task T1 to another task T2
means that T2 depends on T1. Once the radar component captures the presence
of a potential enemy engine it outputs data concerning the enemy position to the
tracking task which in turn identifies the enemy status, speed, etc. Meanwhile,
the tracking task unlocks the display task with the updated data for the target
display on the screen. Once the enemy is positioned in a reachable distance, the
keyset task will be unlocked to enable the aircraft pilot activating the weapon
task to destroy the enemy engine.

Fig. 2.(b) depicts a data flow example following the restricted observability.
For the period $P_{j+1}$, \textit{Tracking} is released at time $y$ while \textit{Radar} is still running
under its period $P_{i+1}$, the data to be considered by \textit{Tracking} must be that issued by
\textit{Radar} before time $x$ which means before the beginning of period $P_{i+1}$. Thus,
the data considered by task \textit{Tracking} during the period $P_{j+1}$ is the update made
by task \textit{Radar} at the end of its execution for period $P_{i}$.

Technically, the predictability property we consider consists of 2 require-
ments: 1) data consistency; 2) execution order.

- \textit{Data consistency} ensures that all tasks have the same observability of the
data regardless of their dependencies. The non-preemption of tasks ensures
that tasks access the shared data only at the scheduling time points, i.e a
dependent task execution considers the data update made by the tasks on which it depends before its current release (scheduling) for the whole current period. Any other data update made externally during the task execution is ignored and can only be considered in the next scheduling of the task. A scheduling time point is the time instant when the execution of a running tasks is done and the scheduler releases another ready task. This approach to data observability is known as predictable intervals [20].

– Execution order between tasks follows the scheduling mechanism adopted by the real-time system, and must not be in contradiction with the dependency relation so that a dependent task cannot first execute before the tasks on which it depends.

Therefore, for real-time systems specified using non-preemptive tasks if the execution order, reflecting both scheduling mechanism and data consistency, is guaranteed then the schedulability is a sufficient condition for predictability [2]. Accordingly, predictability will simply be analyzed through schedulability.

Apart from the temporal partitioning [23] of the system workload to tasks, the separation of concerns [19] allows gathering collaborative and dependent tasks within components. Thus making the system architecture modular.

5 Compositional Framework for Predictability Analysis

In this section, we consider real-time systems structured as a set of independent components while we analyze system predictability, relying on the schedulability as a sufficient condition, in compositional way so that each component will be analyzed individually.

5.1 Hierarchical Real-Time Systems

Hierarchical scheduling systems were first introduced in [11, 10] as a component-based representation of real-time systems, allowing temporal partitioning and separation of concerns. A major motivation of the separation of concerns [19] is that it allows isolation and modular design to accommodate changes in the system such that the impact of a change is isolated to the smallest component. An example of the increasing use of hierarchical scheduling systems is the standard ARINC-653 [1] for avionics real-time operating systems.

An example of a hierarchical scheduling system running on a single core platform is depicted in Fig. 3. It consists of 2 independent components, Component1 and Component2, scheduled by the system level according to FPS (Fixed Priority Scheduling). For compositionality purposes, each component is given an interface (period, budget, criticality) e.g. (100,37,2) for Component1, where budget is the CPU time required by component for a time interval period. In our context, criticality1 is handled as static priority to sort components at their parent level, so that in Fig. 3 Component2 has priority over Component1 (2 < 3).

1 We do not consider the criticality related features like fault tolerance for soft critical components.
Fig. 3. Example of a hierarchical scheduling system.

Each component in turn is a composition of tasks scheduled according to a local scheduler, FPS for Component1 and RM (Rate Monotonic) for Component2. Each task is also assigned an interface \((\text{period}, \text{execetime}, \text{prio})\), where \text{execetime} and \text{prio} are respectively the execution time and priority. Of course, the priority will be considered if a static priority scheduling scheduler is adopted. We also consider dependencies between tasks (the dashed arrow from Task4 to Task5), so that the execution of a dependent task (Task5) cannot start until the task on which it depends (Task4) finishes its execution. In this work, we only consider periodic non-preemptive tasks.

At the system level, each component will be abstracted as a task given by the interface \((\text{period}, \text{budget}, \text{criticality})\) regardless of its child tasks. The interface of a component is a contract that the system level supplies such a component with \text{budget} CPU time every time interval of size \text{period}. Once a component is scheduled by the system level, it schedules one of its local tasks according to its scheduler, i.e. a component can trigger its child tasks only when it is allocated the CPU resource.

5.2 Compositional Analysis

By compositional analysis [7] we mean that the analysis process of a system relies on the individual analysis of each component separately, since components are independent. In such a design architecture, when a component violates its requirements it does not affect the execution of other components. The misbehavior cannot propagate because the faulty component, even though it is not satisfied with the resource budget it has been granted, cannot request more than the resource budgeted by its interface. Thus, the other concurrent components will not be deprived and remain supplied with the same budgeted resource amounts as in case of the successful behavior.

The analysis of each component consists in checking the feasibility of its tasks against its interface \((\text{period}, \text{budget})\), which is a guarantee that the component always supplies its tasks with the budgeted resource amount every period. To check that the tasks are feasible whatever the budget supply time, we consider all possible scenarios. We model the resource supply by a periodic process \((\text{supplier})\).
having a non-deterministic behavior. For each period, the supplier provides the resource amount specified in the component interface (budget). Thereafter, we use a model checker to explore the state space, by considering all potential supply times, and verify whether all tasks are satisfied for all supply scenarios. For further details about our compositional analysis, we refer readers to [5].

Depending on the interpretation of the deadline miss, the faulty component can either be suspended for the current period execution, discarded from the system (blocked) or just be kept running. The deadline miss interpretation strongly depends on the criticality and the application area of the failed component/system. Since we are considering criticality, in our framework the occurrence of a deadline miss implies a suspension of the execution, thus tasks termination (by deadline) is not guaranteed (the system is not schedulable). This implies that tasks cannot output data at the expected time (deadline), thus violate the predictability property.

5.3 Conceptual Design

Basically, the dependency relation can be viewed as order on the tasks execution in the way that a dependent task cannot run while the task on which it depends does hand out the event or data expected by the dependent task (in our context it is just a run-to-termination of the task execution for the current period). Tasks are usually given with a period period, an offset offset, an execution time exec-time, a priority prio and a deadline deadline. Moreover, in our framework we consider a dependency relation Dependency between tasks. Throughout this paper we assume that the task period is greater or equal to the deadline. Moreover, the deadline must be greater than the execution time.

Fig. 4 depicts a conceptual model of tasks with dependency. The task is initially in state Wait Offset expiry waiting for the expiration of its offset. In state Wait dependency, the task waits execution termination of the immediate tasks on which it depends while its deadline is not missed yet. Once a task obtains the requested inputs it becomes ready to be scheduled and thus waiting for the CPU. A ready task moves to state Running when it is scheduled. Since the task behavior we consider is not preemptive, a scheduled task keeps running until satisfying the execution requirement or missing its deadline by which it joins the state Deadline miss. After having satisfied the execution requirement the task enters state Wait period expiry waiting for the expiry of its current period.

Namely, the dependency relation is a direct acyclic graph where nodes represent tasks execution and transitions are the dependency order. A transition
from a node to another means once the execution of the source node task is done
the target node task is unlocked. Of course this does mean that the execution of
such a task will start immediately but only becomes ready to be scheduled. A
task must not depend to its dependent tasks nor to the tasks depending to one
of its dependent tasks so far. The dependency of task must be applied for each
period. Accordingly, a dependent task waits for its dependency to be satisfied
whenever a new period starts. In turn, such a task unlocks its dependent tasks
just for the execution of their current periods.

6 Uppaal System Model

UPPAAL [3] is a tool environment for modeling, simulation and formal verification
of real-time systems modeled as composition of inter-communicating processes.
Each process is an instance of a template model. Our system model consists of a
set of independent components, each of which is modeled separately and will be
analyzed individually. Each template is a Parameterized Stopwatch Automata
(PSA), offering the ability to use stopwatch clocks [8] and instantiation with
different parameters.

Components Modeling. Each component is given by an interface (period, bud-
get, criticality), a local scheduler and a workload. The workload of a component
is either a set of tasks (i.e., basic component) or other components (i.e., hierar-
chical component). Components are independent and viewed by their parents as
single periodic tasks having deadlines the same as periods. Such components are
scheduled by their parent level’s scheduler according to their criticality. Each
component consists of a task model, a scheduler model, a CPU resource model,
a supplier model [5] and a dependency relation.

Task Model. Tasks are instances of the task template with the corresponding
attributes (tid, period, offset, exectime, deadline, prio) as parameters. The task
identifier tid is used to distinguish between tasks. Fig. 5 shows the PSA tem-
plate we designed to model tasks. We use two stopwatch variables exeTime[tid]
and curTime[tid] to keep track of the execution time and the current time respec-
tively of a given task tid. Such variables are continuous but do not progress when
their derivatives are set to 0. The task model waits for the expiry of the initial
offset at location IDLE. At location WaitOffset, the task waits until its periodic
offset expires then moves to location WaitDependency. At both locations IDLE
and WaitOffset the stopwatch exeTime[tid] does not progress because the task
is not running yet. At location WaitDependency, the task is waiting until either
its deadline is missed (curTime[tid] ≥ task[tid].deadline) or its dependency gets
unlocked (dependencySolved(tid)). The stay at such a location is constrained by
the invariant curTime[tid] ≤ task[tid].deadline, during which the stopwatch exe-
Time[tid] does not progress. Once the deadline is missed, the task moves to loca-
tion MISSDLINE. Otherwise, the task is ready and it requests the CPU resource
through an event $r_{req}[tstat[tid].pid]$ on channel $r_{req}$ and moves to location Run. Through such an edge, the task enqueues its identifier tid into the queue of the resource model identified by pid. In fact, location Run corresponds to both ready and running status thanks to the stopwatch. Once the task gets scheduled through function $isTaskSched()$ it keeps running while it is scheduled and its execution requirement is not fully satisfied. Thus, the stopwatch $exeTime[tid]$ measuring the execution time increases continuously while $isTaskSched()$ holds, i.e., $exeTime[tid] == isTaskSched()$. For analysis performance, whenever a deadline is missed the faulty task updates the global variable error to one. Thus, the schedulability will be checked upon the content of this variable. When the execution requirement $execTime$ is satisfied, $exeTime[tid] ≥ task[tid].execTime$, the task moves to location PDone waiting for the expiry of the current period. Through such an edge, the task releases the CPU, unlocks the dependent tasks waiting for such a termination and reestablishes its original dependency for the next period.

**CPU Resource Model.** Fig. 6 depicts the CPU resource model. Once it starts, the CPU resource moves to location Idle, because the initial location (with double circles) is committed, and waits for a request from tasks through channel $r_{req}[rid]$. Through a resource request, the CPU model moves to location ReqSched and immediately calls the underlying scheduler. At location WaitSched, the CPU model is waiting for a notification from the scheduler through which the CPU will be assigned to a particular task at location Assign. Such a task will immediately be removed from the resource queue by the edge leading to the location InUse. As we consider non-preemptive execution only, if a task requests the CPU while it is assigned to another task such a request will be declined. However the requesting task will immediately be enqueued. Whenever the CPU resource is released by the current scheduled task, the resource model calls the
scheduler to determine to which task it will be assigned if the the queue is not empty (location ReqSched). Otherwise, the resource model moves to location Idle waiting for task requests.

**Fig. 6.** CPU resource model.

**Dependency Relation Modeling.** Given \( n \) tasks, we model their dependencies by a matrix of 2 dimensions each of which has \( n \) elements. A row \( i \) represents the dependencies of all tasks to the task having identifier \( tid = i \), whereas a column \( j \) states the identifiers of tasks on which the task \( tid = j \) depends. The content of each cell is Boolean, so that cell \([i, j]\) states whether task \( tid = j \) depends on the task having identifier \( tid = i \). Accordingly, the dependencies of a task \( x \) are satisfied if the cells of column \( x \) are all \( False \). Fig. 7 shows the matrix representation of the dependency relation given in Fig. 2.(a).

<table>
<thead>
<tr>
<th>Dependency</th>
<th>Radar</th>
<th>Tracking</th>
<th>Target</th>
<th>Keyset</th>
<th>Weapon</th>
</tr>
</thead>
<tbody>
<tr>
<td>Radar</td>
<td>False</td>
<td>True</td>
<td>False</td>
<td>False</td>
<td>False</td>
</tr>
<tr>
<td>Tracking</td>
<td>False</td>
<td>False</td>
<td>True</td>
<td>True</td>
<td>False</td>
</tr>
<tr>
<td>Target</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>False</td>
</tr>
<tr>
<td>Keyset</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>True</td>
</tr>
<tr>
<td>Weapon</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>False</td>
<td>False</td>
</tr>
</tbody>
</table>

**Fig. 7.** Implementation of the dependency relation of Fig. 2.(a).

To manipulate the dependencies of tasks during components execution, we introduce the following functions:

- dependencySatisfied(tid) checks whether all tasks on which a given task \( tid \) depends have already updated their status to Done (execution finished for one period). This is done by verifying that all cells of the \( tid^{th} \) column of the dependency matrix are \( False \).
- unlockDependent(tid) unlocks all tasks dependent on a given task \( tid \) when the execution of such a task is finished. This is done by updating the cells of row \( tid \) to \( False \).
reestablishDependency(tid) establishes the original dependency relation of a given task tid when its execution is done. This is done by updating the cells of column tid corresponding to the tasks on which task tid originally depends, to True. Such a reestablishment is because, as stated earlier, the dependency relation is applicable every task period.

7 Case study

To show the applicability and scalability of our analysis framework, we modeled and analyzed an avionics system [18]. Table 1 lists the system components, tasks and their underlying timing attributes. Columns two and three list the criticality level and tasks of each component. Columns four to seven list the timing attributes of tasks, whereas the last column describes the tasks on which each task depends. Due to space limitation, we do not consider inter-component dependencies however it can simply be applied since our analysis is recursive where components are viewed by their parent levels as single tasks.

<table>
<thead>
<tr>
<th>Component</th>
<th>Criticality</th>
<th>Tasks</th>
<th>( p_i )</th>
<th>( e_i )</th>
<th>( d_i )</th>
<th>( \text{prio}_i )</th>
<th>Task dependency</th>
</tr>
</thead>
<tbody>
<tr>
<td>Display</td>
<td>1</td>
<td>Status Update (( T_1 ))</td>
<td>200</td>
<td>3</td>
<td>200</td>
<td>12</td>
<td>( T_2, T_3, T_5 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Keyset (( T_2 ))</td>
<td>200</td>
<td>1</td>
<td>200</td>
<td>16</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Hook Update (( T_3 ))</td>
<td>80</td>
<td>2</td>
<td>80</td>
<td>36</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Graph Display (( T_4 ))</td>
<td>80</td>
<td>9</td>
<td>80</td>
<td>40</td>
<td>( T_1, T_3 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Store Updates (( T_5 ))</td>
<td>200</td>
<td>1</td>
<td>200</td>
<td>20</td>
<td>( T_2 )</td>
</tr>
<tr>
<td>RWR</td>
<td>3</td>
<td>Contact Mgmt (( T_6 ))</td>
<td>25</td>
<td>5</td>
<td>25</td>
<td>72</td>
<td></td>
</tr>
<tr>
<td>Radar</td>
<td>3</td>
<td>Target Update (( T_7 ))</td>
<td>50</td>
<td>5</td>
<td>50</td>
<td>60</td>
<td>( T_8 )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Tracking Filter (( T_8 ))</td>
<td>25</td>
<td>2</td>
<td>25</td>
<td>84</td>
<td></td>
</tr>
<tr>
<td>NAV</td>
<td>2</td>
<td>Nav Update (( T_9 ))</td>
<td>59</td>
<td>8</td>
<td>59</td>
<td>56</td>
<td>( T_{10} )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Steering Cnvs (( T_{10} ))</td>
<td>200</td>
<td>3</td>
<td>200</td>
<td>24</td>
<td></td>
</tr>
<tr>
<td></td>
<td></td>
<td>Nav Status (( T_{11} ))</td>
<td>1000</td>
<td>1</td>
<td>1000</td>
<td>4</td>
<td>( T_9 )</td>
</tr>
<tr>
<td>Tracking</td>
<td>1</td>
<td>Target Update (( T_{12} ))</td>
<td>100</td>
<td>5</td>
<td>100</td>
<td>32</td>
<td></td>
</tr>
<tr>
<td>Weapon</td>
<td>4</td>
<td>Weapon Protocol (( T_{13} ))</td>
<td>200</td>
<td>1</td>
<td>200</td>
<td>28</td>
<td>( T_{15} )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Weapon Release (( T_{14} ))</td>
<td>200</td>
<td>3</td>
<td>200</td>
<td>98</td>
<td>( T_{13} )</td>
</tr>
<tr>
<td></td>
<td></td>
<td>Weapon Aim (( T_{15} ))</td>
<td>50</td>
<td>3</td>
<td>50</td>
<td>64</td>
<td></td>
</tr>
<tr>
<td>BJT</td>
<td>0</td>
<td>Equ Stat Update (( T_{16} ))</td>
<td>1000</td>
<td>1</td>
<td>1000</td>
<td>8</td>
<td></td>
</tr>
<tr>
<td>Data Bus</td>
<td>2</td>
<td>Poll Bus (( T_{17} ))</td>
<td>40</td>
<td>1</td>
<td>40</td>
<td>68</td>
<td></td>
</tr>
</tbody>
</table>

We consider that components having criticality levels less than 2 are not hard critical. Moreover, for the components having one task only, the component period, respectively budget, is the same as the child task period, respectively execution time. Since tasks are non-preemptible and satisfy the restricted observability, we check predictability through schedulability. Table 2 summarizes the analysis results. First, we calculate the minimum budget of each composite component using a binary checking while varying the component budget [6].
Table 2: Analysis results of the case study.

<table>
<thead>
<tr>
<th>Component</th>
<th>Period</th>
<th>Budget</th>
<th>CPU utilization</th>
<th>Analysis time (s)</th>
<th>Memory space (KB)</th>
</tr>
</thead>
<tbody>
<tr>
<td>Display</td>
<td>80</td>
<td>13</td>
<td>13/80</td>
<td>0.016</td>
<td>8852</td>
</tr>
<tr>
<td>Radar</td>
<td>10</td>
<td>2</td>
<td>2/10</td>
<td>0.016</td>
<td>7656</td>
</tr>
<tr>
<td>NAV</td>
<td>20</td>
<td>3</td>
<td>3/20</td>
<td>0.016</td>
<td>7784</td>
</tr>
<tr>
<td>Weapon</td>
<td>50</td>
<td>4</td>
<td>4/50</td>
<td>0.015</td>
<td>7748</td>
</tr>
</tbody>
</table>

The analysis time (15 and 16 milliseconds) is very low compared to the system size, while the used memory space is relatively acceptable. According to [18], the resource utilization of the whole system is estimated to 85% without considering data flow time. In this paper, while considering data flow between certain tasks we estimated the resource utilization to 86.25%. Such a utilization is very high and leads the avionic system to be non-schedulable, in particular if the overhead time is also considered. Accordingly, the individual tasks cannot guarantee to output data before their deadlines, thus making the system unpredictable.

8 Conclusion

In this paper we have introduced a compositional model-based framework for the predictability analysis of real-time systems. The architecture we considered is hierarchical where components running on a single core platform may have different criticality levels. The system tasks are periodic and may depend on each other. We analyze each component individually by providing insight on the schedulability and data flow. Our framework is set using Uppaal while the real-time formalism we used to model tasks and data flow is the stopwatch automata. We believe that our framework is scalable as long as the system is designed in terms of independent (average size) components. A future work is the introduction of a new task model to capture data flow and analyze the predictability without considering the schedulability as a sufficient condition.

References


Abstract. We present an extension of the statistical model-checker Plasma Lab capable of analyzing Simulink models.

1 Introduction

Formal methods comprise a wide range of techniques capable of proving or evaluating the safety of a system. Model based techniques, like model-checking, rely on a formal model of the system in order to perform an exhaustive exploration of its state-space. The technique reaches its limit when the state-space of the model is too large to be explored entirely, or when the model mixes heterogeneous data like time, quantities and probabilities. Statistical Model Checking (SMC) is an alternative technique that combines formal analysis with statistical methods. It relies on a finite number of simulations of a formal model in order to compute an evaluation of the system’s safety as a probability measure. This lightweight approach can be applied on complex systems, even with infinite state-space.

SMC can be implemented easily for a wide range of formal models or even directly applied to a system simulator. It only depends on three basic components: 1. a simulator of the model or the system, capable of generating random traces, specified as a finite sequence of states; 2. a monitor, that determines if a trace satisfies a property expressed in a formal logic like the Bounded Linear Temporal Logic; 3. an SMC algorithm from the statistic area that evaluates the probability to satisfy the formal property. For instance, the Monte Carlo algorithm computes \( N \) executions \( \rho \) and it estimates the probability \( \gamma \) that the system satisfies a logical formula \( \varphi \) using the following equation:

\[
\hat{\gamma} = \frac{1}{N} \sum_{i=1}^{N} 1(\rho_i \models \varphi)
\]

where \( 1 \) is an indicator function that returns 1 if \( \varphi \) is satisfied and 0 otherwise. It guarantees that the estimate \( \hat{\gamma} \) is close enough to the true probability \( \gamma \) with a probability of error that is controlled by the number \( N \) of simulations.

Several model-checking tools have added SMC as a complement to exhaustive model-checking. This includes the model-checker UPPAAL [5] for timed automata, the probabilistic model-checker PRISM [7], and the model-checker Ymer [9] for continuous time Markov chains. Plasma Lab [3] is the first platform entirely dedicated to SMC. Contrary to other tools, that target a specific
domain and offer several analysis techniques, including basic SMC algorithms. Plasma Lab is designed as a generic platform that offers several advanced SMC algorithms that can be applied to various models. Indeed to apply Plasma Lab algorithms to a new model or system it is only required to implement a simulator that extends public interfaces from Plasma Lab API. Currently, Plasma Lab can already be used with the PRISM language, biological models, the SystemC language, and Simulink models, the extension presented in this paper.

Simulink is a graphical programming language for multidomain dynamic systems. It is part of the MATLAB environment, a widely used tool in the industry. Simulink models can be formally translated to hybrid automata [1], that interleave discrete state automata with complex dynamic behaviors described by differential equations. Model-checking of these models is however undecidable. It is therefore interesting to use SMC to provide a formal analysis technique for these models. Rather than translating Simulink models to a specific formal language, we have been able to directly interface Plasma Lab and Simulink, and we apply SMC algorithms by using the simulation engine provided by Simulink. This approach facilitates the adoption of formal methods by non experts, who can launch SMC analyses directly from a small MATLAB App.

2 Plasma Lab Architecture

Plasma Lab is a compact, efficient and flexible platform for SMC. The tool offers a series of SMC algorithms, included advanced techniques for rare events simulation, distributed SMC, non-determinism, and optimization. The main difference between Plasma Lab and other SMC tools is that Plasma Lab proposes an API abstraction of the concepts of stochastic model simulator, property checker (monitoring) and SMC algorithm. In other words, the tool has been designed to be capable of using external simulators, input languages, or SMC algorithms. This not only reduces the effort of integrating new algorithms, but also allows us to create direct plug-in interfaces with industry used specification tools. The latter being done without using extra compilers.

Fig. 1 presents Plasma Lab architecture. More specifically, the relations between model simulators, property checkers, and SMC algorithms components. The simulators features include starting a new trace and simulating a model step by step. The checkers decide a property on a trace by accessing to state values. They also control the simulations, with a state on demand approach that generates new states only if more states are needed to decide the property. A SMC algorithm component is a runnable object. It collect samples obtained from a checker component. Depending on the property language, their checker either returns Boolean or numerical values. The algorithm then notifies progress and sends its results through the Controller API.

In coordination with this architecture, we use a plugin system to load models and properties components. It is then possible to support new model or property languages. Adding a simulator or a checker is pretty straightforward as they share a similar plugin architecture. Thus, it requires only a few classes and methods
to get a new component running. Each plugin contains a factory class used by Plasma Lab to instantiate component objects. These components implement the corresponding interface defining their behavior. Some companion objects are also required (results, states, identifiers) to allow communication between components and the Controller API.

One of the goal of Plasma Lab is also to benefit from a massive distribution of the simulations, which is one of the advantage of the SMC approach. Therefore Plasma Lab API provides generic methods to define distributed algorithms.

3 Plasma Lab and Simulink Integration

We now show how we have integrated Plasma Lab within Simulink, hence lifting the power of our simulation approaches directly within the tool.

In order to obtain significant results with SMC the Simulink models should include randomly generated events. By default the Simulink library provides some random generators, but these are not compatible with SMC: they always generate the same random sequence of values at each execution. To overcome this limitation we use some custom C-code blocks that generate independent sequences of random draws.

Our objective was to reuse the simulation engine provided with Simulink and to integrate it in Plasma Lab. To do so, we developed a simulator plugin whose architecture is showed in Fig. 2. One of the key points of our integration has been to exploit MATLAB Control, a library that allows to interact with MATLAB from Java. This library uses a proxy object connected to a MATLAB session. Function calls and variables access are transmitted and executed on the MATLAB session through the proxy. This allowed us to implement a MATLAB program that controls a Simulink simulation. Calls to this implementation are then done in Java from the Plasma Lab plugin.

---

1 https://code.google.com/p/matlabcontrol/
Regarding the monitoring of properties, we exploit the simulation output of Simulink. More precisely, BLTL properties are checked over sequences of states and time stamps, based on a set of state variables defined by declaring some Simulink signals as log output. During the simulation these signals are logged in a data structure containing time stamps and are then retrieved as states in Plasma Lab. One important point is that Simulink discretizes the signals trace, its sample frequency being parameterized by each block. In terms of monitoring this means that the sample frequency must be configured to observe any relevant change in the model. In practice, the frequency can be set as a constant value, or, if the model mixes both continuous data flow and state flow, the frequency can be aligned on the transitions, i.e., when a state is newly visited.

Usage. We provide a Simulink plugin for the main interface of Plasma Lab. Simulink models can be loaded in the interface and a MATLAB instance is started to simulate the models. Alternatively we provide PLASMA2Simulink, a MATLAB App that can be installed in MATLAB. It contains all the necessary components to verify Simulink models: the simulator plugin, a BLTL monitor and SMC algorithms. Then, SMC experiments can be directly started in MATLAB from this App: it allows to select a model, a property and an algorithm, to specify the parameters of the experiment and it displays the results. Both Plasma Lab and PLASMA2Simulink can be downloaded from our website.\(^2\)

Applications. We also describe in this webpage\(^3\) two case-studies developed with Simulink and verified with Plasma Lab. The first is a fuel control system provided by MathWorks. The second described the temperature controller of a pig shed.

In the first one, we replace manual switches, used in the standard model to introduce failures in the system sensors, by random generators that implement a Poisson probability distribution using C-code blocks. We then analyze the probability of a long engine shutdown and compare our results obtained with Plasma Lab with the results from [10].

4 Related Works

A first experiment with SMC and Simulink was presented by Zuliani et al. [10]. Their approach consists in programming one SMC algorithm within the Simulink toolbox. On the contrary, the flexibility of our tool will allow us to incrementally add new algorithms to the toolbox without new programming efforts.

A few other works consider formal verification of Simulink models via model-checking. None consider adding stochastic behaviors to Simulink, but consider the hybrid automata semantics of these models. However, model-checking hybrid automata is undecidable, and therefore, the existing approaches restrict the type of blocks that can be used in Simulink models: in general by removing continuous behaviors in order to obtain a finite state machine. For instance

\(^2\) https://project.inria.fr/plasma-lab/download/
\(^3\) https://project.inria.fr/plasma-lab/examples/
Honeywell presents in [8] a tool that translates certain Simulink models to the input language of the model-checker NuSMV. Barnat et al. [2] also presents a tool chain that translates Simulink models to the input language of the LTL model-checker DiViNE. This tool chain uses the tool HiLiTe [6], also developed by Honeywell, that can perform semantic analyses of Simulink models. Contrary to these model-checking approaches, SMC techniques are not restricted by the model, and our Simulink plugin for Plasma Lab is able to handle any type of Simulink and Stateflow diagrams, with both continuous and discrete behaviors.

Finally, our approach is also different from [4] that consists in translating parts of Simulink models into the UPPAAL language. This makes it difficult to analyze counter examples as it implies remapping traces from UPPAAL to the Simulink model. Therefore Plasma Lab offers the first integrated verification tool for Simulink models with stochastic information.

Acknowledgement This work was supported by the European Union Seventh Framework Programme under grant agreement number 318490 (SENSATION).

References

A Formal Model and Analysis of Feature Degradation in Fault-Tolerant Systems

Klaus Becker and Sebastian Voss
fortiss GmbH, An-Institut Technische Universität München
Guerickestr. 25, 80805 München, Germany
{becker, voss}@fortiss.org

Abstract. Fault-tolerant systems have to react on errors resulting from faults properly to avoid error propagation and finally a harmful failure of the entire system. Beside the detection of failing system elements, also the actions to handle failures are essential to cover the safety requirements. Actions reach from enabling fail-silent, fail-safe or fail-operational behavior of system elements, or also hybrids of this in a mixed-critical system design. Graceful degradation may be applied when system resources become insufficient, reducing the set of provided functional features. In this paper we address mixed critical systems, which partially comprise fail-operational functional features. We consider degradations of functional features in failure scenarios. We describe a formal model that contains i.a. the features of a system, possible feature degradations, the software components that realize these features, as well as the deployment of these components to execution units. We calculate valid deployments of software components to execution units and analyze them according to the level of graceful degradation on feature level and system level, as a consequence of failures of execution units or software components. We show an example from the automotive domain to illustrate our approach.

Keywords: Graceful-Degradation, Fault-Tolerance, Redundancy, Fail-Operational, Mixed-Critical, Diversity, Deployment, Dependability

1 Introduction and Motivation

Many embedded systems operate in safety-critical environments, in which faults could cause errors and failures of system elements, and finally a harmful failure of the entire system. This requires that these systems can detect failing elements, like software or hardware, and react properly. However, going into a fail-safe state may cause the loss of some provided functional features. This is not acceptable for features that require fail-operational behavior.

If system resources get lost due to hardware failures, the remaining resources should be used efficiently to keep those features alive that comprise the highest demand with respect to safety, reliability and availability (we use these terms as defined in [1]). For instance, if an execution unit has to be isolated from the remaining system due to a hardware failure, another execution unit has to be
able to provide some of those features that were provided by the failing unit. However, as the remaining system-resources may become insufficient to provide the full set of features, it may be needed to explicitly deactivate or degrade some features to handle this resource limitation. This results in a graceful degradation of the system.

This paper relates to two previous publications. We introduced a formal model and formal constraints to calculate valid redundant deployments of software components (SWCs) to the execution units of a particular fault-tolerant system platform in [2]. We also treated the relationship of functional features and the SWCs that realize these features. We analyzed required degradations of the provided set of features in case of hardware failures of execution units. In another publication, we extended the model and the analysis by communication channels between the SWCs, again considering failing execution units [3].

In this paper, we consider additional faults, namely systematic faults of software components, which may be introduced by bugs in the software. In case a SWC fails to provide its intended function due to such a fault, it has to be isolated from the residual system to avoid failure propagation and harm. We assume an underlying platform runtime environment (RTE) which is able to detect such failures, to isolate failing components, and to trigger recovery mechanisms. Without activation of a backup, the functional features that are realized by a failing SWC cannot be provided anymore. Redundant backups of the same SWC would not be very helpful in this scenario, as the same systematic fault (e.g., a bug) would be contained in all backups. Hence, there is no use to deploy the same buggy SWC multiple times redundantly. Instead, diversity by alternative implementations is needed.

We consider a safety concept that incorporates degradations of failing features. We assume that diversity is introduced by implementing two similar features, which however are not providing exactly the same specification, but the second feature is a degraded version of the first full-fledged feature. This means, a failing full-fledged feature can be substituted by another degraded feature that fulfills a subset of the original requirements, potentially with less quality of service. An example may be a full-fledged functional feature that provides a steer-by-wire application of a vehicle inclusive some active assistance functions, like lane-keeping or collision-avoidance. The degraded corresponding feature may support only rudimentary manual steering, without any assistance functions. Therefore, this paper introduces an approach to consider not only degradations on system level, like in the previous publications, but we also model degradations at feature level in order to be able to analyze the deployment of the resulting software component architectures onto the execution units. Also in scenarios of failing execution units, the existence of a degraded feature is helpful, if the system resources become insufficient to provide the initial full-fledged feature. In this case, the degraded feature can be activated, assuming that this requires less resources than the corresponding full-fledged feature.

Our approach is based on a formal system model and a set of formal constraints describing the validity of deployments with respect to the safety-concept.
The model and the constraints characterize an arithmetic problem that can be solved for instance by SMT-solvers, like Z3 \cite{4} \cite{5}.

In section 2, we present the basic concepts of an assumed underlying system platform. Section 3 shows the main contribution of this paper, which is an approach to analyze which feature degradations are required after isolations of execution units or software components. Section 4 contains an example, showing the applicability of our approach. The conclusion is given in section 5.

2 Assumed System Design

Fault-tolerance is the ability of a system to maintain control objectives despite the occurrence of a fault, while degradation of control performance may be accepted \cite{6}. If a system should support fail-operational features, it has to be capable to absorb loss of failing execution units and of failing software components. We assume in this paper that the execution units of the system are homogeneous, allowing flexibility in the deployment, and are connected and communicating to each other by a reliable bus system.

As scheduling policy, we assume a system using the concept of logical execution times (LET), meaning that the software components are executed within fixed cycles. Each execution unit provides a budget of time per cycle that can be used to execute application software components (ASWCs).

We assume a system platform technology that is able to detect runtime failures of certain system elements, like sensors, actuators, execution units, communication links, and also software components. Furthermore, this system platform is able to isolate failing system elements from the residual system to avoid failure propagation and harm. The principles and more details about a platform that conforms to these assumptions have been presented in \cite{7}, \cite{8} and \cite{9}.

3 Deployment Calculation and Degradation Analysis

To handle systematic faults, diversity is needed. This can be achieved by providing two different realizations of the same functional feature. However, instead of realizing exactly the same functional feature by two different implementations, in this paper we address the substitution of a faulty realization of a full-fledged functional feature by a realization of a degraded functional feature, fulfilling less functional requirements and providing a less quality of service. The degradation of the feature may be required either because an ASWC of the full-fledged feature has to be isolated, or because an execution unit has to be isolated, resulting in reduced available computation resources. As we assume that a degraded feature requires less resources than the original full-fledged feature, such a degradation may be an adequate reaction in such hardware failure scenarios to deal with the decreasing available resources.

For the case of failing hardware units, we also apply redundancy techniques to be able to keep alive fail-operational features without any degradation. For this, we deploy multiple instances of the realizing software components redundantly.
to the execution units. This enables the system to absorb loss of execution units and results in features being fully fail-operational without feature degradation. Due to this, these features can be kept alive in the presence of a limited number of hardware failures, while ensuring the absence of harm to the users or the environment.

Hence, there is a difference between full fail-operational behavior (the same functional feature is kept alive after a failure), and degraded fail-operational behavior (a degraded version of the functional feature is provided after a failure).

### 3.1 Formal System and Deployment Model

We define the system properties and the deployment problem as shown below. In the definitions, we write $\mathcal{P}^+(X)$ for the power set without empty set $\mathcal{P}(X) \setminus \emptyset$.

**Definition 1** A System $\mathcal{V} = (F, S^A, H^A, \Phi)$ comprises a set of Functional Features $F$, an Application Software Architecture $S^A$, an Execution Hardware Architecture $H^A$ and a Configuration $\Phi$.

**Definition 2** An Application Software Architecture $S^A = (S, SC)$ is composed of a set $S = \{s_1, ..., s_n\}$ of Application Software Components (ASWCs) and a set $SC = \{sc_1, ..., sc_q\}$ of ASWC-Clusters (with $n, q \in \mathbb{N}$). The ASWCs are grouped by mapping them into the ASWC-Clusters. To describe the mapping of the $s \in S$ to a cluster $sc \in SC$, we define $\alpha_s : S \rightarrow SC$. To describe which $s \in S$ are contained in which $sc \in SC$, we define $\alpha_{sc} : SC \rightarrow \mathcal{P}(S)$ with $\alpha_{sc}(sc) = \{s \in S \mid \alpha_s(s) = sc\}$. Note that this mapping function is total, but neither injective nor surjective, as clusters might be empty in the formal model. For $sc_i \neq sc_j$, it holds that $(\alpha_{sc}(sc_i) \cap \alpha_{sc}(sc_j)) = \emptyset$ and $\bigcup_{sc \in SC} \alpha_{sc}(sc) = S$.

For simplicity, we do not model communication channels between ASWCs in this paper. We introduced how we model the channels in [3].

**Definition 3** The set of functional features $F = \{f_1, ..., f_m\}$ contains the features of the system that can be recognized by the user. Each feature is realized by one or more ASWCs, while each ASWC contributes to realize one or more features. We define the relationship between ASWCs $s \in S$ and features $f \in F$ as $\chi_s : S \rightarrow \mathcal{P}^+(F)$ with $\chi_s(s) = \{f \in F \mid s \text{ contributes to realize } f\}$. Accordingly, we define $\chi_f : F \rightarrow \mathcal{P}^+(S)$ with $\chi_f(f) = \{s \in S \mid f \text{ is partially realized by } s\}$.

**Definition 4** An Execution Hardware Architecture $H^A = (E, L)$ comprises execution units $E$ and communication links $L \subseteq E \times E$ between these units.

**Definition 5** The System Configuration $\Phi = (\delta_P(S), \delta_A(S), \delta(S))$ defines the solution of the deployment problem, namely how ASWCs $s \in S$ are deployed to execution units $e \in E$, either passively ($\delta_P$) or actively ($\delta_A$). For $s \in S$, we define $\delta_P : S \rightarrow \mathcal{P}(E)$ with $\delta_P(s) = \{e \in E \mid s \text{ is in memory of } e, \text{ but not executed on } e\}$, as well as $\delta_A : S \rightarrow \mathcal{P}(E)$ with $\delta_A(s) = \{e \in E \mid s \text{ is in memory of } e \text{ and executed on } e\}$. Furthermore, $\delta(s) = \delta_A(s) \cup \delta_P(s)$.

58
We describe the system configuration as the deployment of single ASWCs onto execution units, not as the deployment of ASWC-Clusters onto execution units like done in [2], because the activity of the ASWCs within a cluster may become different in degradation scenarios. This means, some ASWCs within a cluster may become isolated due to detected failures of that ASWCs or passivated due to insufficient resources, while other ASWCs within the same cluster are still active. Due to this, the deployment has to be described on ASWC level.

We ensure by a constraint that ASWCs which are mapped to the same cluster, get deployed to the same execution units:
\[
\forall s_i, s_j \in S, \forall sc \in SC : s_i \in \alpha_{sc}(sc) \land s_j \in \alpha_{sc}(sc) \implies \delta(s_i) = \delta(s_j)
\]

The ASWC-Clusters are structure building elements. They group ASWCs with the same safety and reliability requirements, providing a basis for separating mixed critical ASWCs from each other, as different clusters can be separated using spatial and temporal partitioning mechanisms [10]. Furthermore, clusters can be used to group ASWCs with high communication dependencies, ensuring a high amount of local communication, instead of distributed communication.

3.2 Degradation of Functional Features

**Definition 6** For some of the functional features \( f \in F \), there may exist a degraded version \( f' \in F \) of that feature. A degraded functional feature is a feature fulfilling a subset of the functional requirements of the original full-fledged feature, potentially with a worse quality of service. We define \( D_f : F \to F \cup \{\bot\} \) as the relationship between the original full-fledged feature \( f \in F \) and the degraded version \( f' \in F \) of that feature, with \( \bot \) being no element.

\[
D_f(f) = \begin{cases} 
  f' & \text{if } f' \text{ is the degraded version of the feature } f \in F \text{ with } f \neq f' \\
  \bot & \text{if the feature } f \in F \text{ has no degraded version}
\end{cases}
\]

Hence, \( D_f(F) \) is not a total function, but it is a partial injective and surjective function (see Fig. 1).

![Diagram of full-fledged and degraded features](image)

**Fig. 1.** Example partial injective and surjective function between full-fledged and degraded functional features
Definition 7 For some ASWCs $s \in S$, there may exist a degraded version $s' \in S$ of that ASWC. We define $D_s : S \rightarrow S \cup \{\perp\}$ as the relationship between a normal ASWC $s \in S$ and its degraded version $s' \in S$, with $\perp$ being no element.

$$D_s(s) = \begin{cases} s' \in S & \text{if } s' \text{ is the degraded version of the ASWC } s \in S \\ \perp & \text{otherwise, if the ASWC } s \in S \text{ has no degraded version} \end{cases}$$

$D_s(S)$ is a partial injective and surjective function (see Fig. 2).

Fig. 2. Example relation between normal and degraded ASWCs, realizing a full-fledged feature $f_1$ (green ellipse) and the corresponding degraded feature $f'_1$ (orange ellipse)

Fig. 2 shows how a degraded feature can be realized. For the realization of the degraded feature $f'_1$, the ASWC $s_1$ is reused from the full-fledged feature $f_1$, a degraded version $s'_2$ of ASWC $s_2$ is used, and ASWC $s_3$ is not used anymore. The motivation to introduce degraded ASWCs is providing diversity in the realization of features, as well as an efficient usage of decreasing system resources in case of failing system elements, assuming that $s'_2$ requires less resources than $s_2$.

3.3 Fixed Properties of the Model

In this section, we describe the properties of the system elements (e.g., software components and execution units), that define the input problem model for our analysis. We do not aim to optimize these fixed properties. Instead, we consider the properties introduced below in this section as given and analyze possible degradation scenarios w.r.t. the fulfillment of the required fail-operational behavior. The properties that represent the solution of our analysis are introduced later in section 3.4.

**Functional Features:** Each functional feature $f \in F$ has properties defining in which sense it is required to behave fail-operational. We distinguish between full fail-operational and degraded fail-operational behavior. We express this distinction by assigning a property $\text{failOp} : F \rightarrow \mathbb{N}_0$ to $f \in F$ and $f' \in F$ with
If \( \text{failOp}(f) > 0 \), then feature \( f \in F \) must be kept active with full-fledged functionality during the first \( \text{failOp}(f) \) hardware or software failures, and is not allowed to be degraded meanwhile. More generally, it is allowed that feature \( f \) becomes degraded after \( \text{failOp}(f) + 1 \) hardware or software failures, and it is allowed that it becomes deactivated completely after \( \text{failOp}(f') + 1 \) failures. For instance, this means that if \( \text{failOp}(f) = 1 \) and \( \text{failOp}(f') = 3 \), then the full-fledged feature \( f \) has to survive the first failure and can be degraded to \( f' \) after a second failure. The degraded feature \( f' \) itself has to survive the third failure and can be deactivated after a fourth failure (see Fig. 3).

In this paper, we consider at most one degradation step, meaning that degraded features do not have further degraded versions. However, our approach can be extended to allow such chains of multiple degradations.

**Application Software Components:** Each ASWC \( s_i \in S \) is defined by several properties. Property \( \text{wcet} : S \rightarrow \mathbb{N}^+ \) defines the \textit{Worst-Case Execution Time} of its cyclic executable function. Property \( \text{flash} : S \rightarrow \mathbb{N}^+ \) defines the required amount of flash memory to store the binary of the ASWC. Property \( \text{asii} : S \rightarrow \{0..4\} \) defines the \textit{Automotive Safety Integrity Level} (ASIL) of an ASWC [0: Quality-Management (QM), 1: ASIL-A, 2: ASIL-B, 3: ASIL-C, 4: ASIL-D]. Property \( \text{redu} : S \rightarrow \mathbb{N}_0 \) defines the level of redundancy, with which an ASWC has to be deployed to the execution units \( [n: s_i \text{ has to be deployed } n+1 \text{ times (either passively or actively)}] \).

**Execution Units:** For execution units \( e \in E \), the following properties are defined. The property \( \text{providedTimeBudget} : E \rightarrow \mathbb{N}^+ \) defines the budget of time that is provided in each cycle to execute the ASWCs. We assume here that all ASWCs have the same execution rate and hence are executed in every cycle. The property \( \text{providedFlash} : E \rightarrow \mathbb{N}^+ \) defines the amount of flash memory that is provided to store binary images of ASWCs. For simplicity, we do not model other memory types, like RAM or NVRAM. These can be handled in a similar manner as the time budget and flash. Finally, the property \( \text{isolated} : E \rightarrow \{0,1\} \) defines if an execution unit \( e \in E \) is isolated, after a failure of that unit has been detected.
Fig. 4. Example for the definitions

Fig. 4 shows Def. 6 and Def. 7 in context, based on the example that was shown in Fig. 2. Also the mapping of ASWCs to clusters and some fixed properties are shown. The full-fledged feature $f_1$ is realized by overall three ASWCs $s_1, s_2$ and $s_3$. The three ASWCs are mapped to two different ASWC-Clusters $c_1$ and $c_2$. The ASWCs get deployed to the execution units $e_1$ and $e_2$, partially in a redundant manner (see $s_1$). Feature $f_1$ has a degraded version $f'_1$, which is realized by overall two ASWCs $s_1$ and $s'_2$. The ASWC $s_1$ is reused from the realization of feature $f_1$, and $s'_2$ is a degraded version of $s_2$, which was realizing parts of $f_1$. The degradations are indicated by the horizontal dashed red arrows.

### 3.4 Solution Properties of the Model

In this section we describe the model-properties that represent the solution of the deployment and degradation analysis.

**ASWCs:** To cover degradation scenarios that might be required after isolations of execution units, each ASWC $s \in S$ has the following properties:

- **hotStandbySlaveReq :** $S \rightarrow \{0, 1\}$: indicates if a redundant hot-standby slave is required. A hot-standby slave is active in the schedule, but its output data is ignored by the system. Contrary to this, a cold-standby slave is only passively deployed and not in the schedule. The decision if a hot- or a cold-standby slave is required is based on a further fault-tolerance time property of the input model, which is not introduced in this paper.

- **hotStandbySlaveActive :** $S \rightarrow \{0, 1\}$: indicates if a required hot-standby slave can be kept active. In degradation scenarios, it can be valid that a hot-standby slave is deactivated due to insufficient resources, depending on the $\text{failOp}(f)$ properties of the features $f \in \chi_s(s)$ for $f \in F$ and $s \in S$. 


– **masterActive**: $S \rightarrow \{0, 1\}$: indicates if the master instance can be kept active. In degradation scenarios, it is only allowed that a master instance is deactivated, if the requirements respective fail-operational behavior of the realized functional features $f_j \in \chi_s(s)$ are not violated.

**ASWC Clusters**: Certain properties of ASWC-Clusters $sc \in SC$ depend on the mapped ASWCs. Properties $asil : SC \rightarrow \{0..4\}$ and $redncy : SC \rightarrow \mathbb{N}_0$ define the ASIL and the redundancy level of a cluster. It is ensured by constraints that $\forall s \in \alpha_sc(sc): asil(sc) = asil(s)$ and $redncy(sc) = redncy(s)$.

**Execution Units**: For execution units $e \in E$, property $usedTimeBudget : E \rightarrow \mathbb{N}_0$ is defined to be equal to $\sum_{s \in S | e \in \delta_A(s)} wcet(s)$, which is the sum of the $wcet(s)$ of those ASWCs that are active on execution unit $e$. A constraint ensures that $\forall e \in E : usedTimeBudget(e) \leq providedTimeBudget(e)$. Property $usedFlash : E \rightarrow \mathbb{N}_0$ is the amount of flash memory which is occupied by the binaries of the ASWCs that are deployed to an execution unit actively or passively. Hence, $usedFlash(e) = \sum_{s \in S | e \in \delta(s)} flash(s)$, for $e \in E$.

**System**: The following two properties define the solution matrices that contain the mapping of ASWCs $S$ to ASWC-Clusters $SC$ and the deployment of the ASWCs $S$ to the execution units $E$.

- $map : (S, SC) \rightarrow \{0, 1\}$, the mapping of ASWCs $s \in S$ to ASWC-Clusters $sc \in SC$. $[0: s \notin \alpha_{sc}(sc), 1: s \in \alpha_{sc}(sc)]$

- $deploy : (S, E) \rightarrow \{0, 1, 2, 3\}$, the deployment of ASWCs $s \in S$ to execution units $e \in E$. $[0: e \notin \delta(s), 1: e \in \delta_P(s), 2: e \in \delta_A(s)$ while $s$ is a master on $e$, 3: $e \in \delta_A(s)$ while $s$ is a hot-standby slave on $e]$
Our objective is to maximize the value of the active ASWCs in a sense that the ASWCs with the highest requirements according to safety (asil(s)) and fail-operationality (redncy(s)) will be kept active as long as possible. ASWCs with low requirements according to these properties are deactivated first if the system resources become insufficient, for instance after isolations of execution units.

Priority Points: To fulfill the mentioned objective, we introduce so called priority-points that define the importance of a deployed ASWC instance. Each ASWC has the properties prioPointsMaster(S) → N⁺ and prioPointsHotSlave(S) → N⁺, storing the priority-points of instances of the ASWCs, deployed actively as master or as hot-standby slave. The priority-points are used to construct an order in which the active instances of ASWCs should be deactivated in case of insufficient resources in degradation scenarios. We derive the priority-points depending on the properties asil(s) and redncy(s).

On system level, the solution property prioSumActiveASWCs → N defines the sum of the priority-points of all (partially redundant) ASWC instances that are actively deployed in the current degradation scenario.

To implement the objective, we use an objective function of the Z3 SMT solver with optimization capabilities [5] over its Python API. Listing 1 shows a sketch of the implementation of the objective function. Line 1 creates an optimization solver. Lines 3-6 add a constraint that specifies the calculation of the sum of the priority-points of the active ASWC instances. An If statement is embedded into the calculation of the sum, defining that if an ASWC s ∈ S is deployed as master to an execution unit e ∈ E, then prioPointsMaster(s) is added to the sum. Else, if s is deployed as hot-standby slave to e, then prioPointsHotSlave(s) is added to the sum. Finally, line 8 specifies that the objective is to maximize this sum. This objective function ensures that ASWC instances with low priority-points are deactivated first when resources become insufficient in degradation scenarios.

An ASWC with low priority-points has a low ASIL and low or no fail-operational requirements mirrored in their redundancy property. The redundancy property has a higher weight than the ASIL in the calculation of the priority-points. This is required to ensure that ASWCs with low ASIL but high fail-operational requirement are kept active with higher priority than ASWCs with high ASIL but low or no fail-operational requirement.

Listing 1. Objective to maximize the value of priority-points of active ASWCs
4 Example

In this section, we show an example of a feature set containing a feature degradation, as well as the corresponding ASWCs that realize these features. We show how this example can be degraded when execution units or ASWCs have to be isolated.

<table>
<thead>
<tr>
<th>Feature ( f_i )</th>
<th>( \text{failOp}(f_i) )</th>
<th>ASWCs ( s_i \in \chi(f_i) )</th>
<th>ASIL ((s_i))</th>
<th>RED((s_i))</th>
<th>WCET((s_i)) in ms</th>
<th>Flash((s_i)) in kb</th>
</tr>
</thead>
<tbody>
<tr>
<td><strong>Full-fledged Features:</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_1 ): Steer-By-Wire (with assistance)</td>
<td>0 ( s_1 ) D 1 (hot-slave)</td>
<td>1.5</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( s_2 ) C 0</td>
<td>1</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( s_3 ) C 0</td>
<td>1</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_2 ): Parking Assistance (active)</td>
<td>0 ( s_3 ) —</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( s_4 ) C 1 (cold-slave)</td>
<td>0.5</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_3 ): Drive-By-Wire</td>
<td>1 ( s_5 ) D 1 (cold-slave)</td>
<td>1.3</td>
<td>10</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_4 ): Infotainment</td>
<td>0 ( s_6 ) QM 0</td>
<td>0.5</td>
<td>17</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td><strong>Degraded Features:</strong></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_1' ): Steer-By-Wire (without assistance)</td>
<td>1 ( s_1 ) —</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( s_2 ) C 1 (cold-slave)</td>
<td>0.5</td>
<td>5</td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
<tr>
<td>( f_2' ): Parking Assistance (passive)</td>
<td>1 ( s_4 ) —</td>
<td>—</td>
<td>—</td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Table 1 shows the properties of the example. The first two columns show four full-fledged features \( \{ f_1, f_2, f_3, f_4 \} \) and two degraded features \( \{ f_1', f_2' \} \) with \( D(f_1) = f_1' \) and \( D(f_2) = f_2' \). The right five columns show the ASWCs that realize the features. The property values, like the ASIL levels, are fictional and not related to a real case-study. Some of the ASWCs contribute to realize multiple features, like \( s_3 \) which contributes to realize features \( f_1 \) and \( f_2 \), meaning that \( \chi_s(s_3) = \{ f_1, f_2 \} \). Due to this, \( s_3 \) is shown in two rows. We write ‘—’ in the property cells of the repetition rows, as the properties are the same.

Fig. 5 shows the feature degradations of the example from a different perspective. As mentioned, ASWC \( s_3 \) contributes to realize both full-fledged functional features \( f_1 \) and \( f_2 \). Furthermore, ASWC \( s_1 \) is used to realize both the full-fledged feature \( f_1 \) (upper green ellipse) and the related degraded feature \( f_1' \) (upper orange ellipse). Hence, \( \chi_s(s_1) = \{ f_1, f_1' \} \). The same holds for \( s_4 \) and features \( f_2 \).
and $f'_2$. It can be seen in the figure that the example contains also one ASWC degradation, namely $D_s(s_2) = s'_2$, which is applied during the feature degradation $D_f(f_1) = f'_1$. Features $f_3$ and $f_4$ from the example are not shown in Fig. 5, as these have no degraded versions.

ASWCs realizing feature $f_1$, $\chi_f(f_1) = \{s_1, s_2, s_3\}$

ASWCs realizing feature $f_2$, $\chi_f(f_2) = \{s_3, s_4\}$

ASWCs realizing degraded feature $f'_1$, $\chi_f(f'_1) = \{s_1, s'_2\}$

ASWCs realizing degraded feature $f'_2$, $\chi_f(f'_2) = \{s_4\}$

Fig. 5. Realization of full-fledged features $f_1$ and $f_2$, as well as corresponding degraded features $f'_1$ and $f'_2$ by (partially shared) ASWCs

4.1 Initial deployment solution for the example

The shown example set of ASWCs should now be deployed on two execution units $e_1, e_2 \in E$, each having a provided time budget of 4ms to execute ASWCs in each execution cycle, $\text{providedTimeBudget}(e_i) = 4ms$. Furthermore, both execution units have $\text{providedFlash}(e_i) = 64$kb in this example.

We now consider four different failure scenarios. In scenario 1 the first execution unit $e_1$ has a failure and has to be isolated, with the result that no ASWCs can be executed anymore on $e_1$. In scenario 2 the second execution unit $e_2$ has to be isolated. In scenario 3 the ASWC $s_2$ has to be isolated, and in scenario 4 the ASWC $s_3$ has to be isolated.

We use the introduced formal model to calculate deployment solutions for these scenarios, using the Z3 SMT solver to calculate the results. Several formal constraints ensure the validity of follow-up deployments after isolations of execution units or ASWCs. For instance, one constraint defines that the master instance of an ASWC is not allowed to migrate to another execution unit in a follow-up deployment, if the execution unit to which the master was initially deployed is still alive.

Fig. 6 shows the initial valid deployment solution for the example. Also exemplary schedules of the execution units are shown. In the schedule, it can be seen that for instance $s'_2$ is not executed in the initial solution, as it is inactive. Also the redundant cold-standby slave of $s_5$ on $e_2$ is not executed initially, as it only is a backup for the case that the master of $s_5$ on $e_2$ gets lost. However, the components which are not executed in the schedule need flash memory space anyway.
On unit $e_1$, 55kb of flash are used in this example ($10+10+10+10+5+10$). Also the ASWC-Clusters are indicated. Overall five clusters are created for the shown set of ASWCs. Those ASWCs are mapped to the same cluster, which have the same properties of $\text{asil}(s_i)$ and $\text{redncy}(s_i)$.

In Fig. 6, there are also shown some communication channels between the ASWCs for illustration purpose. ASWC $s_2$ receives data from both $s_1$ and $s_3$. ASWC $s_4$ receives data from $s_3$ optionally, meaning that $s_4$ can also work without the input from $s_3$. The formalization of these communication dependencies in our model is described in [3].

### 4.2 Analysis of degradations for the example

Figures 7, 8, 9 and 10 show the follow-up deployments for the four mentioned considered failure scenarios. The solution property $\text{usedTimeBudget}(e_i)$ changes in the follow-up deployments, as the schedules change. However, the solution property $\text{usedFlash}(e_i)$ keeps unchanged, assuming that the binary of isolated ASWCs is kept stored in the flash.

When the execution unit $e_1$ has to be isolated (Fig. 7), the cold standby-slaves of $s'_2$ and $s_4$ on $e_2$ have to be activated to be able to provide the degraded features $f'_1$ and $f'_2$ and by this fulfilling the required level of degraded fail-operationality. However, in order to be able to activate $s'_2$ and $s_4$ on $e_2$, the ASWC $s_6$ has to be deactivated, as otherwise the $\text{providedTimeBudget}(e_2)$ would be exceeded. This means, feature $f_4$ is lost in this scenario, what is okay.
When the execution unit $e_2$ has to be isolated (Fig. 8), the cold standby-slave of $s_5$ on $e_1$ has to be activated, because $s_5$ realizes feature $f_3$ which is required to behave fully fail-operational. In order to be able to activate $s_5$ on $e_1$, some other ASWCs have to be deactivated on $e_1$. However, deactivating $s_1$ would cause the loss of $f_1$ and $f'_1$. Deactivating $s_4$ would cause the loss of $f_2$ and $f'_2$. Hence, this is not allowed. Thus, $s_2$ and $s_3$ have to be deactivated to free enough space in the schedule to be able to activate $s_5$. Hence, $s'_2$ has also to be activated on $e_1$ in order to be able to provide feature $f'_1$. Feature $f_1$ cannot be provided anymore in this scenario. Also $f_2$ cannot be provided anymore as $s_3$ is inactive, but $f'_2$ can be established because $s_4$ can operate standalone without the optional input.
When ASWC $s_3$ has to be isolated (Fig. 9), then feature $f_1$ cannot be provided anymore. ASWC $s'_2$ has to be activated to be able to provide the degraded $f'_1$. ASWC $s_3$ is kept active to be able to continue to provide feature $f_2$.

When $s_3$ has to be isolated (Fig. 10), also $s_2$ has to be deactivated as $s_2$ needs mandatory data from $s_3$. Hence, features $f_1$ and $f_2$ cannot be provided anymore. But the degraded features $f'_1$ and $f'_2$ can be provided, as $s_1$, $s'_2$ and $s_4$ are active.

Hence, all requirements w.r.t. to full and degraded fail-operational behavior can be fulfilled in all considered scenarios. Our approach can be used to automatically analyze these and the other scenarios and obtain results about the subsets...
of functional features that can be kept alive in each case. We use an optimizing SMT solver [5] to calculate results for the problem model and use objective functions to describe that the high critical features, having high requirements according to fail-operational behavior, have to be kept alive as long as possible.

5 Conclusion

In this paper, we provided an approach for a formal analysis of graceful degradation in the context of the deployment of mixed-critical software components to the execution units of a fault-tolerant system. We distinguish between full and degraded fail-operational behavior of functional features. The fulfillment of these fail-operational requirements can be analyzed with our approach in scenarios of failing execution units and failing software components. We illustrate the concepts and resulting degradation scenarios based on an example.

References

Towards Verifying VDM using SPIN*

Hsin-Hung Lin, Yoichi Omori, Shigeru Kusakabe, and Keihiro Araki

School of Information Science and Electrical Engineering
Kyushu University, Fukuoka, Japan
{h-lin,yomori,kusakabe}@ait.kyushu-u.ac.jp, araki@cse.kyushu-u.ac.jp

Abstract. The Vienna Development Method (VDM) is a formal method that supports modeling and analysis of software systems at various levels of abstraction. Case studies have shown that applying VDM, or formal specification, in general, in software development processes is the key to achieving high-quality software development. However, to derive full benefit from the use of VDM in software development, associative activities such as validating and verifying VDM models are crucial. Since the primary way of verifying a VDM model is specification animation, we aim to utilize the animation feature of VDM to apply model checking techniques. In this paper, we propose an approach to supporting model check VDM models by constructing a hybrid verification model combining VDMJ, a VDM interpreter, and SPIN, one of the most popular model checkers, especially in practical use. Two case studies are reported, and the usability, scalability, and efficiency of our approach are discussed.

Keywords: Vienna Development Method, SPIN, Model Checking

1 Introduction

The Vienna Development Method (VDM) [13, 6, 5] is a formal method which supports modeling and analysis of software systems at various levels of abstraction. A VDM specification, i.e. software specifications described in a VDM model, uses a combination of implicit and/or explicit definitions of functionalities to describe software specifications acquired from software requirements.

VDM has a strong record of industrial application for design and specification of software systems [17, 14, 15]. The well-known basic benefits of using VDM to describe software specifications are from the accuracy and unambiguity of VDM, which is common for other formal methods like B or Z. However, to derive the full benefit from VDM to achieve high-quality software development, validation and verification of VDM models are crucial. For example, the FeliCa IC card development team [23] takes the testing (specification animation) approach to validating the specifications of FeliCa IC card written in VDM++ [6] models, a dialect of VDM specification language. The FeliCa IC card development team

* This work was partly supported by KAKENHI, Grant-in-Aid for Scientific Research(S) 24220001.
put the most effort on the issues of how to construct the style of VDM++ models and the design of test cases for better confidence in software quality.

On the other hand, when considering concurrency and/or reactivity of software systems, it is not enough to specify each functionality with pre/post-conditions and invariants. This is because (1) the dynamic properties related to execution runs/trares of a concurrent/reactive system are more important and usually formalized using temporal logics, and (2) the correctness of temporal properties and constraints specified in a VDM model is hard to be validated by pure testing/animation. In this case, techniques like model checking [4] can help a lot.

Since testing is the primary means to validate/verify a VDM model, there is not yet any direct way of applying model checking on VDM models. Model translation, for example, to translate VDM to Alloy [20], is considered. However, data types and expressions in VDM are translated in a limited way since VDM has abstract but rich data types and expressions. Therefore, we take a different approach that utilizes the animation feature of VDM for applying model checking techniques.

In our approach, we construct a hybrid verification model combining a VDM interpreter VDMJ [1], and PROMELA, the modeling language of SPIN [9] model checker. More specifically, in a PROMELA model, the embedded C code feature of SPIN is applied to incorporate VDMJ's functionality of evaluating corresponding VDM expressions based on VDM models to be checked. By our approach, we model check VDM models by interpretation, not model translation. Instead, implementations for incorporating VDMJ are needed instead.

One of the advantages of our approach we want to address is the extensibility to other VDM dialects. Our approach can check every dialect of VDM as long as there is a supporting interpreter, and the VDM dialect's features are handled appropriately in embedded C code. In fact, VDMJ supports every dialect of VDM including VDM-SL, VDM++, and VDM-RT.

The structure of this paper is as follows: Section 2 gives a brief introduction to the basic knowledge of VDM and SPIN; Section 3 explains our approach, including the definitions of a hybrid model and the construction of a hybrid model by combining PROMELA and VDMJ; Section 4 demonstrates two case studies with discussions; Section 5 describes the related work and clarifies the position of our approach; Section 6 gives conclusions and the future plans.

2 Preliminaries

In this section, we give some introductions about the basic knowledge of the technologies used in this paper.

2.1 The Vienna Development Method

The Vienna Development Method (VDM) was originally developed in the 1970's at the IBM laboratories in Vienna [3]. The VDM Specification Language (VDM-SL) is a higher-order language with formally defined syntax and semantics [19,
module SIMPLE
exports all
definitions

5

6

myNat = nat

7

inv n == n in set {0,...,9};

8

9

state S of

10

pool : set of myNat

11

init s == s = mk_S(0,4,9))

12

inv s == s <> mk_S(2,8)) // two danger numbers */

13

end

14

15

operations

16

put intoS : set of myNat --> set of myNat

17

put intoS(a) == ( pool := pool union a; return pool )

18

pre card a <= 2 and card a > 0

19

post card pool >= card pool";

20

21

takefromS : set of myNat --> set of myNat

22

takefromS(a) == ( pool := pool \ a; return pool )

23

pre card a <= 2 and card a > 0

24

post card pool <= card pool";

25

end SIMPLE

Fig. 1. A simple VDM-SL model: SIMPLE module

VDM provides various abstract data types: basic types such as booleans, natural numbers, and tokens; advanced types such as record, product, set, and map. Typed variables (state) may be restricted by invariants and operations/functions may be specified with preconditions and postconditions. For example, Fig. 1 shows a VDM-SL model, module SIMPLE, with a state of a pool of digits represented by a set of numbers from 0 to 9. The module has operations that can put or take numbers in/from the pool. Invariants for type myNat and state S are specified as well as pre/postconditions of operations put intoS and takefromS. From this example, it is easy to understand that there are two essential parts of a VDM model: (1) constraints: pre/post-conditions and invariants, and (2) abstract data type and corresponding operators for specifying functionalities of a system.

Existing tools such as Overture Tool [16] and VDMTools [7] provide graphical user interfaces for easy editing/building of VDM models. These tools also provide functionalities such as type/syntax checking and testing/animation (execution by the interpreter [19]) for verification of VDM models.

There are other dialects of VDM: VDM++ [6] and VDM Real-Time (VDM-RT) [26]. VDM++ is the extension of VDM-SL with object-orient concepts; VDM-RT further extends VDM++ with scheduling controls of threads or processes. Our approach applies to both VDM-SL and VDM++ though the construction of verification models will be slightly different from each other. We use VDMJ [1] as the engine of executing VDM expressions based on specified VDM
models. VDMJ is a Java implementation of VDM interpreter, which is used as
the base interpreter of Overture Tool.

2.2 The SPIN Model Checker

Model checking [4] is a promising verification technology for both hardware and
software systems. The basic idea of model checking is to explore the state space
of a system systematically, and various techniques and tools are developed. Among
these tools, the SPIN model checker [9] is one of the most popular model checkers
especially in practical use such as mission critical software verification [10].

From the model specified in PROMELA with given properties to be checked,
SPIN will generate a verifier pan.c that is the C program performs the model
checking. Several configurable settings are provided to tune the verification pro-
cess to match available computing resources such as CPU and memory usage.

SPIN has a special feature called embedded C code that incorporates external
C codes in PROMELA model [12]. With this feature, verifying a hybrid model
that consists of behavior fragments specified in PROMELA and specified by
external code is possible. Usually, the external code is part of the target soft-
ware itself, and PROMELA fragments capture the environment or user behavior
against the software. In our approach, the external code plays the role of exe-
cuting a VDM model through VDMJ interactively guided by the PROMELA
fragments.

3 Model Checking VDM using SPIN

In this section, we firstly show the basic idea of our approach, the hybrid ver-
ification model concept, then give definitions related to the construction of a
hybrid verification model. Finally, we describe our implementation strategy.

3.1 Hybrid Model

Fig. 2 shows the concept of hybrid verification model in our approach. The
concept is inspired by SPIN’s embedded C and take VDM models into consid-
eration. A hybrid model is considered a statechart-like finite transition system
where global variables and VDM models of a system are defined. In this system,
current state location and values of global (state) variables together represent
the overall state space. Although only one transition of the transition system
is showed, it is easy to analogize from UML state diagrams: a transition is in
the [condition/ action] style where condition represents the guard of executing
action, and a state may have entry/exit actions. An action on a transition may
evaluate functions/operations of defined VDM models and update the values of
corresponding global variables.
3.2 Hybrid Model as Extended Automata

Although we analogous UML state diagrams to our hybrid model, we do not restrict our hybrid model to a UML state diagram model. Here we define the hybrid model as an extended automaton system that consists of definitions of global variables and VDM models. Before defining the extended automaton, we define the notation of a VDM model at first in Def. 1.

**Definition 1 (VDM model).** A VDM model is represented as a 6-tuple: \( \mathcal{M} = (\text{Types}, \text{Var}, \text{Values}, \text{Inv}, \text{Fun}, \text{Ope}) \), where

- **Types** is the finite set of types.
- **Var** is the finite set of variables (states);
  - \( \text{type}(v) \in \text{Types} \) is the type of \( v \in \text{Var} \).
- **Values** is the finite set of values (constants);
  - \( \text{type}(v') \in \text{Types} \) is the type of \( v' \in \text{Values} \).
- **Inv** = \{\( \text{inv}_t \mid t \in \text{Types} \}\} \cup \{\text{inv}_\text{Var}\} is the finite set of invariants;
- **Fun** is the finite set of functions.
  - \( \text{in}_f \) and \( \text{out}_f \) represent the type signature of input and output of \( f \in \text{Fun} \) respectively;
  - \( \text{pre}_f \) and \( \text{post}_f \) represent the precondition and postcondition of \( f \in \text{Fun} \) respectively.
- **Ope** is the finite set of operations.
  - \( \text{in}_\text{op} \) and \( \text{out}_\text{op} \) represent the type signature of input and output of \( \text{op} \in \text{Ope} \) respectively;
  - \( \text{pre}_\text{op} \) and \( \text{post}_\text{op} \) represent the precondition and postcondition of \( \text{op} \in \text{Ope} \) respectively.

Def. 1 shows that a VDM model consists of several definition blocks: types, values, variables, invariants, functions, and operations. The definition blocks are abstracted from a subset of VDM-SL and VDM++ syntax since it is not necessary to look into the detailed syntax of VDM when focusing on the construction of a hybrid verification model. For the purpose of verification, it is reasonable seeing a VDM model as one module (VDM-SL) or class (VDM++) containing these definition blocks. For convenience, we will focus on VDM-SL models and use the module shown in Fig. 1 as the explanatory example in the remainder of this section. We now give the definition of an extended automaton called \( EA^{VDM}_M \).
Def. 2 is the automaton definition of the hybrid model shown in Fig. 2. An $EA^{VDM}$ is a finite automaton with global variables and VDM models specified. In Def. 2, the set of variables $V$ includes (state) variables defined in the VDM model $\mathcal{M}$. Also, a variable in $V$ is allowed to be of the type defined in $\mathcal{M}$. For an event/action on a transition, the guard condition is a Boolean expression, and the update function is an expression composed of a sequence of arithmetic expressions. The expressions used in an $EA^{VDM}$ may update the global variables including (state) variables defined in the VDM model $\mathcal{M}$.

**Definition 2 (EA^{VDM}).** Given a VDM model $\mathcal{M} = (\text{Types}_\mathcal{M}, \text{Var}_\mathcal{M},$ $\text{Values}_\mathcal{M}, \text{Inv}_\mathcal{M}, \text{Fun}_\mathcal{M}, \text{Op}_\mathcal{M})$, a hybrid model is an extended automaton $EA^{VDM}: \mathcal{P} = (S, s_0, V, \mathcal{E}, \mathcal{T}, \mathcal{A}, \mathcal{F})$, where

- $S$ is the finite set of locations;
- $s_0 \in S$ is the initial location;
- $V$ is the finite set of variables. $\text{Var}_\mathcal{M} \in V$.
- $\rho$ is the finite set of mappings from type signatures to subsets of variables;
- $\mathcal{E} = \mathcal{G} \times \Theta$ is the finite set of events/actions;
  - $\mathcal{G}$ is the finite set of guard conditions;
  - $\Theta$ is the finite set of variable update functions;
- $\mathcal{T} \subseteq S \times \mathcal{E} \times S$ is the finite set of transitions.
- $\mathcal{F} \subseteq S$ is the finite set of final states;

In an expression, either boolean or arithmetic, if a function or operation defined in the VDM model is involved, the evaluation is not computed directly but instead the VDM interpreter is invoked for the evaluation. For this case, we define evaluation functions in Def. 3. In Def. 3, an evaluation requires specifying the related VDM expression for evaluating a function/operation along with corresponding variables as the inputs and outputs. The evaluation functions evaluate a VDM expression with specified input variables and assign the evaluation result to the specified output variables.

**Definition 3 (VDM Evaluation Function).**

For a VDM model $\mathcal{M} = (\text{Types}_\mathcal{M}, \text{Var}_\mathcal{M}, \text{Fun}_\mathcal{M}, \text{Op}_\mathcal{M})$, and a set of variables $V$ where $\forall v \in V, \text{type}(v) \in \text{Types}_\mathcal{M}$.

- $\text{eval}_\mathcal{VDM} = 2^V \times (\text{Fun}_\mathcal{M} \cup \text{Op}_\mathcal{M}) \times 2^V \rightarrow () | \text{Error}$
- $\text{bool eval}_\mathcal{VDM} = 2^V \times (\text{Fun}_\mathcal{M} \cup \text{Op}_\mathcal{M}) \rightarrow \text{Bool} | \text{Error}$

In Def. 3, we defined two evaluation functions for boolean and arithmetic expressions. For boolean expressions mainly used as a guard condition of a transition, only a truth value is returned. For arithmetic expressions mainly used as actions of a transition, assigning the result to output variables is included.

Note that if an operation is being evaluated by an evaluation function, according to the semantics of VDM, variables of the VDM model might be updated

---

1 To avoid ambiguity, in Def. 2, $S$ is called location to distinguish from state variables.
during the evaluation. Therefore, not only the output variables but also state variables of the VDM model, i.e. $Var_M$ in Def. 2, will be updated after evaluation.

The evaluation functions return $Error$ if a runtime error, i.e. a violation of constraints defined in the VDM model $M$, is encountered during the evaluation. For example, when evaluating an operation, variables defined in the VDM model will be updated during the evaluation. If the updated variables violate one of the variable invariants, the VDM interpreter captures the violation and makes the evaluation function to return $Error$ as the result of the evaluation.

3.3 Constructing Hybrid Model based on $EAV^{DM}$

This section describes how to construct a hybrid verification model defined in Def. 2 and Def. 3 using PROMELA and VDMJ. Fig. 3 shows the structure of the hybrid model which consists of several parts. The main part is the PROMELA model that specifies behaviors of the environment or user against the specified system, the VDM model. For the module SIMPLE, specifying a general behavior which invokes operations $putintoS$ and $takefromS$ nondeterministically from its initial state would cover all possible scenarios.

C code that defines type definitions and implements the evaluation functions in Def. 3 should be prepared to invoke functions/operations defined in the VDM model. More specifically, the evaluation functions in Def. 3 are implemented as C code separately for each operation in the VDM model. For example, for module SIMPLE there would be four evaluation functions for evaluating the two operations and their preconditions, where the preconditions are used as guard conditions.

In our implementation strategy, VDMJ is started as an independent process, and the SPIN/PROMELA process communicates through pipes with VDMJ using the evaluation functions implemented as embedded C code. Note that
PROMELA and VDMJ keep their state of variables individually but only the variables in the PROMELA model are involved in the checking process. Therefore, to keep the state of variables synchronized between PROMELA and VDMJ, operations for reading and writing state variables are added to the VDM model.

Type definitions and variable declarations can be specified in either the PROMELA model or in the embedded C code. Though there is no standard way of mapping abstract types such as set, map, and seq in VDM to PROMELA/C, according to our experiences, a structure comprised of an array and a length indicator shall cover most cases. For basic types of VDM except integers, usually mtype or enum can be used to define corresponding storages.

The inputs of a function/operation usually are not defined as state variables in the VDM model but has to be defined and assigned in the PROMELA model. Currently, our approach does not yet have intuitive or direct means to encode type invariants in VDM to type definitions in PROMELA/C. Therefore, when assigning values to variables in the PROMELA model that is related to a type or variable defined in the VDM model with invariants specified, the variables must be carefully assigned to not violate these invariants.

4 Case Study

4.1 Module SIMPLE

We have applied our approach on the simple VDM-SL module shown in Fig. 1. The verification of this module is to find the violation of the state invariant in line 12 which says that numbers 2 and 8 can not be put together alone in the pool. In other words, the verification is to check the reachability of a particular state of the pool in a state space of \(2^{10} = 1,024\) states.

We took the intuitive behavior for module SIMPLE: a transition system that fires the two operations put intoS and takefromS nondeterministically and continuously after initialization:

```plaintext
1 c_decl(#include "simple_types.c")
2 c_code(#include "simple_ops.c")

4 // state of SIMPLE module
5 typedef SIMPLE_S {
6   byte length = 0; // size
7   byte pool[10]; // pool : set of myNat (0~9)
8 }
9
10 // set of nat (input of operations in SIMPLE module)
11 typedef set_myNat {
12   byte length = 0;
13   byte numbers[2]; // max length: 2
14 }
15
16 SIMPLE_S state_simple;
```
17 set_myNat param;
18 bool VDM_Error = 0;
19
20 active proctype simple() {
21 c_code( initialization(); read_state_SIMPLE(); );
22 do
23 :: sel_set_myNat_param(param);
24 if
25 :: c_expr( pre_SIMPLE_putstr(); ) ->
26 c_code( write_state_SIMPLE(); )
27 c_code( SIMPLE_putstr(); )
28 c_code( read_state_SIMPLE(); );
29 :: c_expr( pre_SIMPLE_takefromS() ) ->
30 c_code( write_state_SIMPLE(); )
31 c_code( SIMPLE_takefromS(); )
32 c_code( read_state_SIMPLE(); );
33 fi;
34 :: break
35 od;
36 }

The above code shows the related part of PROMELA model. Firstly, two C files are included using c_decl and c_code (lines 1-2). The former is to include type definitions, and the latter is to include functions implementing the evaluation functions of the VDM-SL operations and other support functions. Types of S and set of myNat are defined in the SIMPLE module using struct in PROMELA, with an array of byte and length indicator length (lines 4-14).

In the transition part (lines 21-35), synchronizations of state variables between PROMELA and VDMJ are required. Therefore, after initialization (line 21), read_state_SIMPLE() is called to retrieve the value of initialized S in VDMJ and assign it to state SIMPLE in PROMELA. Firing a transition contains three steps: synchronization from PROMELA to VDMJ, operation execution, and synchronization from VDMJ to PROMELA (lines 26-28, 30-32).

To address the C code implementing evaluation functions for module SIMPLE, we show the operation for synchronizing state variables as follows:

```c
get_state : () => S
get_state() == ( return S );
set_state : S => ()
set_state(a) == ( pool := a.pool );
```

To execute these operations through VDMJ, we implemented two operations: read_state_SIMPLE() and write_state_SIMPLE() in the embedded C code. read_state_SIMPLE() sends a string print get_state() to VDMJ.

\footnote{We skipped the detail of sel_myNat_param which is used to enumerate the input of operations; a set of myNat containing one or two digits (0-9).}
process and gets VDMJ's response = mk_S(0,4,9). Similarly, assuming the current value of state $S$ is mk_S(0,4,9), write_state_SIMPLE() sends print write_state(mk_S(0,4,9)) and ignores the returned message if no runtime error is detected.

The property we checked was specified as !<> VDM_error == 1. We declared a special variable VDM_error (line 18) to monitor whether Error is returned by an evaluation function. In module SIMPLE, the evaluation functions need to be monitored are SIMPLE_putintoS() and SIMPLE_takefromS(). If any of the two functions returns Error, i.e., a violation of the invariants of module SIMPLE occurs, VDM_error will be set to 1 and an assertion violation will be detected by SPIN. The checking result is as follows:

pan:1: assertion violated !(VDM_Error==1) (at depth 406680)
pan: wrote simple.pml.trail

State-vector 32 byte, depth reached 406687, errors: 1
54537 states, stored
52645 states, matched
597882 transitions (= stored+matched)
0 atomic steps
hash factor: 296.164 (best if > 100.)
bits set per state: 3 (-k3)
Stats on memory usage (in Megabytes):
  18.719 equivalent memory usage for states
  16.000 memory used for hash array (-w27)
  16.000 memory used for bit stack
  38.147 memory used for DFS stack (-m1000000)
  70.733 total actual memory usage
pan: elapsed time 33.5 seconds
pan: rate 16266.02 states/second

The above report from SPIN shows that the verifier found a violation of the LTL property and output an error trace. The verification was performed on a machine with Intel Core i5 2.3GHz CPU and 4GB RAM. The search was set to use bit state-space search with search depth 1,000,000.

4.2 SAFER

We also applied our approach to a more realistic example SAFER[2]. SAFER stands for “Simplifed Aid For EVA (Extravehicular Activity) Rescue” and is designed by NASA for space crewmembers in an EVA (Extravehicular Activity). In [2], a VDM-SL model partly translated from a PVS model by NASA was validated using specification animation (testing). This VDM-SL model focused on the thruster selection logic and was specified as an operation with a postcondition:

3 VDMJ process is in interactive mode
4 The VDM-SL model can be downloaded at Overture tool example download page: http://overturetool.org/download/examples/VDM-SL/.
ControlCycle: HCM’SwitchPositions * HCM‘HandGripPosition * AUX‘RotCommand
== TS‘ThrusterSet
ControlCycle(mk_HCM’SwitchPositions(mode,aah),raw_grip,aah_cmd) ==
  let grip_cmd = HCM‘GripCommand(raw_grip_mode),
  thrusters = TS‘SelectedThrusters(grip_cmd,aah_cmd,AAH‘ActiveAxes(),
  AAH‘IgnoreHcm())
in
  (AAH‘Transition(aah,grip_cmd,clock); clock := clock + 1;
  return thrusters)
post card RESULT <= 4 and
  ThrusterConsistency(RESULT);

The above code shows the signature, body, and postcondition of the operation ControlCycle specified in module SAFER which has three inputs of types referring to other modules: HCM‘SwitchPositions and HCM‘HandGripPosition are of type “record of quote”; AUX‘RotCommand is of type “map of quote to quote”.

In [2], a huge test that executes the operation with all 8,748 combinations of inputs was conducted. However, the state variables are not considered in the huge test due to the difficulty of building test cases exhaustively to state variables. We conducted the same verification using our model checking approach with state variables considered. We built a PROMELA model for verifying the operation ControlCycle with an abstraction on clocks in the state variables 5. Below shows part of the PROMELA code.

c_decl{"include "safer_types.c"}
c_code{"include "safer_ops.c"}

// quote types of SAFER specification
mtype = { m_Rot, m_Tran }; // HCM‘ControlModeSwitch
mtype = { m_Up, m_Down }; // HCM‘ControlButton
mtype = { m_Neg, m_Zero, m_Pos }; // AUX‘AxisCommand
mtype = { m_Roll, m_Pitch, m_Yaw }; // AUX‘RotAxis
mtype = { m_AAH_off, m_AAH_started, m_AAH_on, m_pressed_once, m_AAH_closing,
  m_pressed_twice }; // AAH‘EngageState

// state of SAFER module
typedef SAFER_SAfer {
  byte clock = 0; // clock : nat
}

// state of AAH module
typedef AAH_AAH {
  mtype active_axes[3]; // active_axes : set of AUX‘RotAxis
  mtype ignore_hcm[3]; // ignore_hcm : set of AUX‘RotAxis
  mtype toggle = m_AAH_off; // toggle : AAH‘EngageState
  byte mytimeout = 0; // timeout : nat
}

5 There are two clocks of type nat in the state variables defined in module SAFER and AAH. We found that only two cases were worth considering in the verification.
typedef HCM_SwitchPositions {
    mtype mode = m_Rot; // mode: HCM‘ControlModeSwitch
    mtype aah = m_Up;   // aah : HCM‘ControlButton
};

typedef HCM_HandGripPosition {
    mtype vert = m_Zero;   // vert : AUX‘AxisCommand
    mtype horiz = m_Zero;  // horiz : AUX‘AxisCommand
    mtype trans = m_Zero;  // trans : AUX‘AxisCommand
    mtype twist;          // twist : AUX‘AxisCommand
};

// RotCommand = map RotAxis to AxisCommand
// inv cmd == dom cmd = rot_axis_set;
typedef AUX_RotCommand {
    mtype key[3] = { m_Roll, m_Pitch, m_Yaw };    
    mtype val[3];
};

... ...

SAFER SAFER state_safer;
AHA AHA state_aah;

HCM_SwitchPositions param1;
HCM_HandGripPosition param2;
local AUX_RotCommand param3;
bool VIM_Error = 0;

active proctype safer() {
    c_code{ initialization(); };
    sel_SAFER_SAHER(state_safer);
    sel_AHA_AHA(state_aah);
    sel_HCM_SwitchPositions(param1);
    sel_HCM_HandGripPosition(param2);
    sel_AUX_RotCommand(param3);

    c_code{ write_state_SAFER(); write_state_AHA(); SAFER_ControlCycle(); }
}

As above code shows, firstly, the elements of quote types are defined as
mtype in PROMELA. Then we define types of states of SAFER and AAH,
and types of inputs of ControlCycle. In this case study, we intended to confirm
that there is no violation of post-condition. Therefore the value of the output
TS‘ThrusterSet is not needed and is ignored in the PROMELA model. Also,
to reduce the depth of search in SPIN, the process in PROMELA enumerates
all combination of inputs and state variables, so loops are eliminated in the
PROMELA model. The result is as follows where no violation of the postcondition was found:

State-vector 36 byte, depth reached 131, errors: 0
3359377 states, stored
20155223 states, matched
53748500 transitions (= stored+matched)
 0 atomic steps
hash factor: 127.852 (best if > 100.)
bits set per state: 3 (-k3)
Stats on memory usage (in Megabytes):
 1281.492 equivalent memory usage for states
 512.000 memory used for hash array (-w32)
 512.000 memory used for bit stack
 0.382 memory used for DFS stack (-m10000)
1024.577 total actual memory usage

pan: elapsed time 1.42e+04 seconds
pan: rate 3269.6754 states/second

The time consumed was about 4 hours with the memory usage of about 1GB. Other settings are similar to verifying module SIMPLE.

4.3 Discussion

From the case study on module SIMPLE, we showed how to apply our approach to verifying VDM models. From the case study on SAFER, we showed that our approach can be applied to real-world systems. In this section, we discuss some issues of our approach with the results of the two case studies.

**Usability:** The cost of constructing a hybrid model for model checking a VDM model is still high since we have to build PROMELA model manually including implementing the embedded C codes. Fortunately, from the two case studies, we have built some code blocks and functions that are reusable. For example, the code for establishing the connection between PROMELA and VDMJ is directly reusable, while the code implementing evaluation functions for operations in SIMPLE and SAFER can be taken as templates for construction of hybrid models for other VDM models. We have also implemented a built-in parser for reading VDM literals which is mainly used in synchronization of variables between PROMELA and VDMJ.

**Scalability:** From the SAFER case study, state explosion is easily encountered, and we have to tune the verifier with care. Besides abstraction on VDM models, we may also apply the swarm verification technique [11] to deal with large state space. To reduce the computation complexity on enumerating variables of types like set and map, we are considering to integrate constraint logic programming (CLP) [25] to SPIN. CLP is expected to make the encoding of VDM invariants much easier.

**Efficiency:** It should be noticed that the execution time is quite long compared to verifying pure PROMELA models because the verification has two processes,
pan verifier and JVM (VDMJ is a Java software), which communicate with each other through pipes. As a result, the I/O usage inevitably and significantly increases the execution time. One choice to improve the efficiency is to implement the evaluation functions using C++ APIs of VDMTools to eliminate frequent I/O access in verification.

5 Related Work

There is little work on applying model checking techniques on VDM models. K. Laursdal [20] proposed a semantics-preserving translation that constructs an Alloy model from a subset of VDM-SL model. This work aims to support the validation of implicitly specified VDM-SL model by applying Alloy to find instances of the scenarios described in requirements that meet the constraints specified in a VDM-SL model. K. Laursdal et al. [21] aim to interpret implicitly specified VDM-SL/VDM++ models using the constraint solving functionality of ProB [22]. Specifically, their approach encodes the precondition and postcondition of functions/operations with invariants. By giving an input, the ProB produces a solution based on the encoding, and the solution is encoded back to VDM model as the body of the explicit specification.

The above two works are both based on model translation to Alloy or ProB and aim to support validation of implicitly specified VDM models. Since VDM has a rich syntax for specifying data types and expressions, it is difficult to translate a VDM model to another formal model. Therefore, it is reasonable to restrict the scope of translation to implicitly specified VDM models within a subset of VDM.

On the other hand, our approach requires explicitly specified VDM models, which is executable by VDM interpreter (VDMJ). Our approach does not use model translation but constructs a hybrid model combing PROMELA and VDMJ using embedded C code feature of SPIN. We argue that our approach is more practical because using SPIN is easier for software engineers to learn and think, and a state-diagram-like model is more adaptable to existing software development processes. Furthermore, as mentioned in Section 1, our approach is easier to extend to other VDM dialects.

The technique used in our approach can be recognized as an aspect of combining source codes with VDM specifications. B. Fröhlich and P. G. Larsen [8] proposed an extension of VDM-SL Toolbox for integrating C++ codes into VDM-SL specifications. C. B. Nielsen et al. [24] illustrated the use of external call interface and remote control interface for linking VDM interpreter with Java codes. These techniques are useful for GUI-based simulation/animation of VDM specifications. Though our approach is currently using an indirect way of combining source codes (PROMELA) with VDM models (VDMJ), it is one of the future directions for improving the efficiency of our approach as discussed in Section 4.3.
6 Conclusion and Future Work

In this paper, we have presented an approach of applying model checking on VDM models for validation and verification of VDM specifications to increase software reliability. Our approach constructs a hybrid model that combines SPIN model checker and VDMJ interpreter using the embedded C code feature of SPIN. Thus, we can apply traditional logic model checking on VDM without model translation. The greatest advantage of our approach is that it can be extended to VDM-RT, the real-time dialect of VDM, if the scheduling of threads and time are handled with care.

We also reported two case studies and discussed issues about usability, scalability, and efficiency to point out the future directions. For usability, though we have built reusable code blocks and templates, how to define types of VDM in PROMELA/C especially types with invariants still needs more work such as introducing constraint logic programming. For scalability, the SAFER case study shows that our approach is scalable for real-world systems. Besides applying data abstraction on VDM models, we may also utilize SPIN’s ability to handle large state space. For efficiency issue, we plan to introduce C++ APIs of VDMTools to improve the execution time of checking.

References


Leveraging Abstraction to Establish Out-of-Nominal Safety Properties

Jackson R. Mayo, Robert C. Armstrong, and Geoffrey C. Hulette

Sandia National Laboratories
P.O. Box 969
Livermore, California 94551-0969, USA
{jmayo,rob,ghulett}@sandia.gov

Abstract. Digital systems in an out-of-nominal environment (e.g., one causing hardware bit flips) may not be expected to function correctly in all respects but may be required to fail safely. We present an approach for understanding and verifying a system’s out-of-nominal behavior as an abstraction of nominal behavior that preserves designated critical safety requirements. Because abstraction and refinement are already widely used for improved tractability in formal design and proof techniques, this additional way of viewing an abstraction can potentially verify a system’s out-of-nominal safety with little additional work. We illustrate the approach with a simple model of a turnstile controller with possible logic faults (formalized in the temporal logic of actions and NuSMV), noting how design choices can be guided by the desired out-of-nominal abstraction. Principles of robustness in complex systems (specifically, Boolean networks) are found to be compatible with the formal abstraction approach. This work indicates a direction for broader use of formal methods in safety-critical systems.

Keywords: Abstraction, Refinement, Model Checking, Fault Tolerance, Soft Errors, Temporal Logic of Actions, NuSMV

1 Introduction

Due to the combinatorial complexity of digital systems, not only is exhaustive testing infeasible as a means to ensure safety, but even the reasoning techniques used by formal methods face scalability challenges in verifying large designs and complex safety requirements. A widely used technique to improve the tractability of formal verification is to work with abstractions (or overapproximations), which can be simpler to analyze and are conservative in the sense that their verified safety properties are guaranteed to hold also in the actual implementation. This guarantee applies because a valid abstraction permits all behaviors that occur in the implementation and possibly additional behaviors. In current formal methods, abstractions are used in two main contexts:

1. Proof techniques that search for a post-hoc abstraction suitable for verifying desired properties of a given implementation, as in counterexample-guided abstraction refinement (CEGAR) [3].
2. Design techniques that start from an abstraction in which desired properties can be proven and then create an implementation by refinement, as in the Event-B method [1].

In both cases, the abstraction is a means to an end: either generating a proof of an existing design, or generating a provable design. The abstraction is of value because it can be tractably verified for safety and because it has an overapproximation relationship to the implementation, but serves little purpose beyond these points. If the implementation could be verified directly, the need for the abstraction would be obviated.

Here we present a different perspective on abstraction – useful when, under some conditions, a system is physically capable of additional behaviors beyond its “nominal” operation. In this approach, we note that a typical formal model of the implementation makes certain assumptions about the environment that are not universally valid. Thus, the requirements that are verified on this implementation model, which may include not only safety but also reliability, etc., are proven to hold in this nominal environment. This is practically sufficient for some requirements, given that the nominal environment can be maintained often enough for the system to be useful. But critical safety properties may need to be guaranteed under a less restrictive model that permits particular “out-of-nominal” behaviors, if such behaviors may physically occur often enough to be of concern for the risk of catastrophic failure. Our observation is that the abstraction concept, already commonly used in formal methods as a mathematical technique, can be reinterpreted as defining a space of possible “real-world” out-of-nominal behaviors for which the abstraction-verified safety properties are still guaranteed to hold. Thus, by leveraging suitable abstractions, we can gain out-of-nominal safety verification for free.

A primary example of out-of-nominal behavior is the response of digital hardware to electrical or other physical stimuli that produce states not accounted for in the logic design – with the abnormal physical dynamics generating a nominally disallowed digital state transition such as a bit flip. A variety of formal techniques have been investigated for modeling and verifying such behavior [4,7,8]; recognizing that out-of-nominal behavior may overlap with other formal abstractions can increase the applicability of these techniques, particularly in earlier stages of the design process. More generally, other types of unexpected but not totally unforeseeable inputs from the environment can be treated as out-of-nominal behavior. For example, in modular verification of a system where each component is verified subject to assumptions on the behavior of other components with which it interacts, a conservative approach that verifies safety for a suitable overapproximation can create a “firebreak” around each component that mitigates the possibility of catastrophic cascading failure in the event of isolated malfunctions. A complex systems theory of such firebreaks has been developed previously [15].

In the remainder of this paper we present the formal abstraction framework for understanding out-of-nominal behavior (Sec. 2), the definition of a simple example model of a turnstile (Sec. 3), an illustration of the framework using the example (Sec. 4), a conclusion (Sec. 5), and the formalization of aspects of the
example in the temporal logic of actions or TLA (Appendix A) and in NuSMV (Appendix B).

2 Modeling Out-of-Nominal Safety Properties

The safety properties of a given model are required to hold at all times over all possible behavioral paths. Such properties, when imposed on an abstraction, require that every path in the abstraction conforms to the properties, and thus every refinement will as well. The use of abstraction in verifying safety requirements is well established.

Here we distinguish “critical” safety requirements that must hold even in out-of-nominal environments (Fig. 1). These out-of-nominal fail-safe requirements are less strict (allow more behaviors) than the requirements for nominal operation and thus constitute an abstraction of the nominal requirements. Safety-critical devices where failure modes can be anticipated are likely candidates for this technique. Nominal requirements can be relaxed to admit acceptable modes of failure. The resulting out-of-nominal safety requirements reflect an engineering decision that certain properties must be preserved even in exceptional circumstances that may be considered unlikely to occur.

![Fig. 1. Refinement/abstraction conceptual diagram for treating out-of-nominal and nominal models in a unified way. The arrows point in the direction of abstraction.](image)

The safety requirements must ultimately be verified on formal models that reflect the actual nominal and out-of-nominal behavior of the system being designed. Such models are typically tied to the requirements via one or more abstraction/refinement steps ultimately leading to a model of a practical implementation. In our approach, upon refinement, the out-of-nominal model remains an
abstraction of the nominal one (Fig. 1). By stipulating that the out-of-nominal refinement has a superset of the behaviors of the nominal refinement, we ensure that the safety properties verified for out-of-nominal operation also hold for nominal operation. These critical safety properties take the form of a fail-safe mode where nominal function is no longer guaranteed but essential safety invariants still hold. Of course, the approach is limited to those out-of-nominal failure modes that can be foreseen and modeled.

Not all foreseeable failure modes may manifest an abstraction or overapproximation of the system’s nominal behavior. A particular failure mode may render the system incapable of performing some nominal behaviors. The removal of possible behavioral paths, by itself, does not invalidate any of the nominal safety properties, but can affect functional requirements that are outside the scope of the formal refinement methodology applied in this work. Out-of-nominal scenarios of concern for safety would involve adding at least some new behaviors. In typical cases, failures can occur to varying degrees or not at all depending on practically unpredictable events. Thus, it is often natural for out-of-nominal behavior to be represented in a way that includes nominal behavior as a possibility. Regardless, an out-of-nominal model can be made an overapproximation by simply adding the nominal behavior to it as an allowed nondeterministic branch.

If we are to apply critical safety requirements globally across all failure modes, then the high-level out-of-nominal refinement will represent the union of all failure modes together with the nominal behavior. In this way, all models of particular failure modes are refinements of the global failure refinement and inherit any safety property proven for this global refinement. The nominal model is also a refinement and inherits the same safety properties (Fig. 1). Not admitted in this work is a case where a safety property is required to hold only for out-of-nominal operation and is not present in the nominal model. Though such cases exist, it is considered rare for a nominal implementation to lack a safety requirement present in a failure mode for that system.

Viewing behaviors of anticipated malfunctions as an abstraction of the nominal behavior has some advantages. For complex safety-critical systems that are prone to failure, it is important to “design-in” anticipated failures with their own fail-safe requirements. Recasting such requirements into the familiar abstraction/refinement design practice means that the same tools can be brought to bear on these designed-in benign failure requirements as part of the the normal design process. Another advantage is that anticipated failure modes are incorporated into the design process up-front rather than as an afterthought.

3 Example Turnstile Model

For an illustration, we use the familiar turnstile model [6] in simplified form. A turnstile requires a coin to permit the patron admission by pushing on the bar. In a simplified description, we can identify three Boolean state variables for the device: \( C \), \( P \), and \( L \), indicating whether a coin is present, whether the bar is being pushed, and whether the bar is locked. We idealize the operation
of the turnstile as a sequence of discrete instants at which $C$ and $P$ can be set arbitrarily from the outside and $L$ updates at the next instant in response. If the coin is present and the bar is locked, the bar should become unlocked and remain so until the patron pushes through, after which it should become locked again. If the coin is absent, the bar should remain locked. We can synthesize the desired nominal properties into a TLA+ [11] formula:

$$
S_1 \triangleq (\neg C \land L \Rightarrow L') \quad \quad \quad \text{critical safety property}
$$

$$
S_2 \triangleq (C \land L \Rightarrow \neg L')
$$

$$
S_3 \triangleq (\neg P \land \neg L \Rightarrow \neg L')
$$

$$
S_4 \triangleq (P \land \neg L \Rightarrow L')
$$

$$
Safety \triangleq \Box [S_1 \land S_2 \land S_3 \land S_4](C,P,L).
$$

Here, each $S_n$ defines a safety property in terms of a TLA action, which relates the variables $C$, $P$, and $L$ in the “current” instant to $L'$, representing the value of $L$ in the “next” instant. TLA formulas describe behaviors, infinite sequences of states over a set of named variables, and so we have to lift the description of individual steps into a predicate on behaviors. To combine the safety properties into the requirement $Safety$, we require that each step must satisfy the conjunction of the safety properties, or else be a “skip” step where the next state is identical to the current one. In TLA+ this is expressed as

$$
\Box [S_1 \land S_2 \land S_3 \land S_4](C,P,L).
$$

While all of the implications in (1) can be thought of as safety properties, the “critical safety property” $S_1$ is one that we wish to preserve in a design for anticipated out-of-nominal conditions. We could have designated another one (or more) of the safety conditions as “critical” – there is nothing special about the property $S_1$ other than our choice of it for this example. We can interpret $S_1$ as “the turnstile will remain locked unless a coin is present” ($\neg C \land L \Rightarrow L'$). Out-of-nominal designs will be discussed further in Sec. 4.

The nominal requirements in (1) can be used as an abstraction suitable for refinement. If the refinement is valid, all of $S_1$ through $S_4$ will be true of the implementation. One initial refinement of the requirements is described by the action

$$
L' = (\neg C \land L) \lor (P \land \neg L),
$$

and this can be elaborated into a full TLA+ model, shown in Fig. 4 in Appendix A. The TLC model checker can prove that the behaviors of this model, encoded in a TLA formula $Spec$, refine $Safety$, i.e., satisfy the safety conditions $S_1$ through $S_4$. Since the model is finite, TLC readily verifies that $Spec \Rightarrow Safety$.

The refinement (2) would need to be “compiled” (i.e., further refined) into a program running on a processor, or in the ensuing example for this paper, synthesized into logic gates. It is the specifics of the implementation that determine whether this circuit is robust to the anticipated failure modes.
4 Design and Out-of-Nominal Verification via Abstraction

4.1 Refinement (High Level)

We now consider a method by which abstraction and refinement can be used in a formal design process in order to account for out-of-nominal conditions. The process starts, as any design process should, with the requirements. These are gathered in the usual ways and must be formalized. These are the nominal requirements.

Next, certain of these requirements are designated as “critical” – these are the out-of-nominal requirements, i.e., those that must hold even under some (predicted) mode of system failure or inconsistency. Our methodology dictates that now the designer must prove that the nominal requirements refine the out-of-nominal requirements. If the out-of-nominal requirements are a subset of the nominal requirements then this proof is trivial, since any system behavior satisfying a set of requirements will also satisfy any subset of those requirements.

Next, we refine the nominal requirements. The refined model is closer to an implementation, although it may still be quite abstract. Refinement of the nominal model is done in the usual way [1,11], ensuring that the level above simulates the level below.

Finally, we must construct the out-of-nominal refinement such that it both refines the out-of-nominal requirements and abstracts the nominal refinement, completing the commuting square diagram (shown for the turnstile example in Fig. 2). This step might be quite difficult, and we know of no general approach to construct this model. However the turnstile example may be typical of certain cases. In this case, our out-of-nominal requirement is only that \( \neg C \land L \Rightarrow L' \). In the nominal refinement, \( L \) evolves based on the action

\[
L' = (\neg C \land L) \lor (P \land \neg L).
\]

Since the first disjunct alone already satisfies the out-of-nominal requirement that \( \neg C \land L \Rightarrow L' \), we can consider the second disjunct to behave “randomly” and, at any step, draw its value from either the nominal behavior \( P \land \neg L \) or its negation \( \neg(P \land \neg L) \). In the model, we denote by \( X \) a value from this set, and the out-of-nominal refinement is derived by replacing the action above with

\[
L' = (\neg C \land L) \lor X.
\]

This model is shown in Fig. 5 in Appendix A. We have verified with TLC that it both refines the out-of-nominal requirements and abstracts the nominal refinement, thus completing the commuting diagram.

By contrast, if we had used the logically equivalent nominal refinement

\[
L' = (\neg C \lor \neg L) \land (P \lor L),
\]

it would not have been straightforward to obtain an out-of-nominal abstraction preserving the critical safety requirement \( S1 \). That is, while the disjunctive and
Leveraging Abstraction to Establish Out-of-Nominal Safety Properties

Fig. 2. Refinement/abstraction diagram for the turnstile example. The arrows point in the direction of abstraction. Existing formal abstractions can be reinterpreted in this framework; a technique like CEGAR might already prove that the nominal design (lower right) satisfies a safety property (upper left) by finding an abstraction (lower left) that satisfies the safety property.

conjunctive normal forms are of course equivalent in their nominal behavior, in this example one particular choice of design offers the ability to tolerate a faulty out-of-nominal operation. This interpretation gives abstraction an even more central role in driving the design process.

It is useful to ask: How generalizable and automatable is the use of abstraction techniques to understand out-of-nominal behavior? While we present only a preliminary exploration of this type of approach, we suggest that there are likely insights to be gained on many specific digital system models by viewing already-used abstraction techniques through the out-of-nominal lens. In traditional nominal verification, discovering a useful abstraction in which given safety properties can be proven is typically an iterative process, either automated or manual. The goal of capturing some realistic out-of-nominal behavior in the abstraction can be an additional criterion guiding this process.

For example, in design by refinement, a high-level model satisfying critical safety properties could be constrained to be assembled from abstracted component models that are known to represent the behavior of implementable devices including both nominal and out-of-nominal environments of interest. This would ensure that subsequent refinement can match a physically realizable implementation while preserving the out-of-nominal requirements. Moreover, the choice of physical implementation itself could be directly informed by abstractions that are found in other ways. If CEGAR is applied to a critical safety property and discovers a suitable abstraction of the nominal model automatically, the system design could be adjusted to ensure that its out-of-nominal behavior falls within this abstraction. In the turnstile model, CEGAR might produce the abstraction \( L' = (\neg C \land L) \lor X \) in the course of proving \( \neg C \land L \Rightarrow L' \). More realistic applications of CEGAR [10] result in other abstractions that may correspond to out-of-nominal behavior, such as allowing the values of variables to be corrupted.
as long as certain predicates are not altered. This could define the strength of
error correction needed in an implementation.

4.2 Implementation (Low Level)

We now discuss how the refined logic design for the turnstile (on both the out-
of-nominal and nominal sides) can be related to a notional implementation in
hardware gates. This corresponds to adding another level of detail to the model
that could be reified in raw gates, moving from the second to the third row in
Fig. 3. We could initially interpret the nominal logic $L' = (\neg C \land L) \lor (P \land \neg L)$
directly in terms of AND and OR gates. Then the out-of-nominal logic $L' = (\neg C \land L) \lor X$ implies that the $P \land \neg L$ term can be computed by an unreliable
gate, but the remaining gates must remain reliable even under out-of-nominal
conditions. Often this is achieved using some physically more robust but more
expensive type of gate, and is ineluctably tied to the physical failure mode(s)
that the designer has in mind. To illustrate an alternative technique, we discuss
an intrinsically robust implementation using Boolean networks (BNs) informed
by principles of digital error damping. Such BNs have several advantages:

1. The analysis draws on the rich body of science developed for BNs [9] as
   previously applied to discrete system robustness, including digital and bio-
   logical applications; error creation, propagation, and extinction in BNs are
   well characterized.

2. The statistics of error damping in BNs have been previously evaluated [12]
   for a digital half-adder. Because of this, the example implementations used
   here are known to be representative of the class of BNs from which they are
   chosen.

3. The dynamical systems principles illustrated by BNs are applicable to much
   more complex designs than the turnstile example and to broader types of
   faults, offering a means of assessment even for systems beyond the reach of
   exhaustive formal verification.

We draw on previous work [12] in which example BNs were constructed
to compute a half-adder function and their robustness was analyzed with the
NuSMV [2] model checker. For present purposes, we ignore the “sum” output and
use only the “carry” output, which corresponds directly to an AND operation.
Conventionally, a BN is interpreted as a sequential logic circuit. To implement
combinational logic, we replicate the gates in “tiers”, with each tier providing
its results as input to the next, and with the final output being read at the
end of a specified number of tiers (here, 20). This corresponds to “unrolling”
the conventional BN steps and can analyzed identically using model checkers,
etc. The BNs are used here as a notional means of implementing the turnstile’s
combinational logic in a way that is systematic (rather than idiosyncratic) and
representative of more complex designs.

Two BNs were constructed, differing in the design parameter $k$, the average
number of inputs per node [12]. In accordance with complex systems analysis [9],


the BN with \( k = 1.5 \) shows “quiescent” behavior (perturbations are damped) and the BN with \( k = 2.5 \) shows “chaotic” behavior (perturbations are amplified). Typical real-world digital implementations are found empirically to be chaotic [13]; such implementations are cheaper to create because they impose fewer restrictions on programmability. Quiescent implementations that damp bit-flip errors are more constrained and generally more difficult to create. Our strategy here is to use the cheaper chaotic implementation for parts of the design that do not impact the critical safety property, and to use the more expensive quiescent implementation for parts that need robustness to preserve the critical safety property.

In using the BNs for the turnstile, we take advantage of the higher-level abstraction properties already established. Specifically, we implement each of the two AND operations in \( L' = (\neg C \land L) \lor (P \land \neg L) \) with a BN. This means that the two values \( \neg C \) and \( L \) are wired to the inputs of a BN and the carry output is used for the result \( \neg C \land L \), and similarly for \( P \land \neg L \). We assume that the other operations, such as the NOT initially applied to some inputs and the OR performed at the end, are fully reliable for this example.

Each of the two AND operations in \( L' = (\neg C \land L) \lor (P \land \neg L) \) can be implemented with either of the BNs as far as nominal behavior is concerned. This is verified by exhaustive testing as well as model checking with NuSMV [12], and is as expected because the BNs were chosen to compute their function correctly when operating with their nominal logic. Thus, the abstraction arrow leading upward from the bottom right of Fig. 3 is valid.
For out-of-nominal behavior, as before [12], we consider the possibility of any single bit flip (incorrect gate output) within some range of tiers in the BN, again using a nondeterministic formal model of the kind used in other work on soft errors [14]. We have adapted the NuSMV analysis in this case to check the correctness of the carry bit specifically. A portion of our NuSMV model is shown in Fig. 6 in Appendix B. In these BNs, because bit flips occurring at or shortly before the output stage may not have a chance to self-correct, the bit flip is restricted to the first $n_{\text{max}}$ tiers, where we consider $1 \leq n_{\text{max}} \leq 20$.

The NuSMV analysis finds that for no such value of $n_{\text{max}}$ does the chaotic BN reliably implement the AND operation, while the quiescent BN does so for any $n_{\text{max}} \leq 15$. That is, most of the computations performed by the quiescent BN can be susceptible to a bit flip, and relatively few of them (the last 5 tiers) need to be protected. Thus, if we can arrange that the effect of the out-of-nominal environment is not felt in the last 5 tiers, then the quiescent BN can be used to implement the “critical” term $\neg C \wedge L$ and correctly refines it on the out-of-nominal side— the abstraction arrow leading upward from the lower left in Fig. 3. Meanwhile, either BN (or for that matter, any nominally correct implementation) can be used for $P \wedge \neg L$ because the out-of-nominal side imposes no constraint on this term.

Hence, we have shown that for a suitable out-of-nominal environment, a BN-based implementation of the turnstile logic with quiescent $\neg C \wedge L$ and arbitrary $P \wedge \neg L$ can complete the bottom row in Fig. 3, conforming to the previous abstractions on both the out-of-nominal and nominal sides. As mentioned, quiescent implementations are harder to design, and so limiting the need for them (here to one half of the turnstile logic) is useful.

In accordance with the remarks at the end of Sec. 4.1, the relation between the higher-level models and the BN implementations illustrates the potential for two-way interaction in the design process. The robustness that is designed-in at the gate level can be targeted at the goal of making the out-of-nominal behavior conform to a chosen abstraction; resources need not be spent on correcting errors that are allowed by the abstraction. Conversely, the availability and efficiency of robust implementations can motivate the use of particular abstractions in a formal design methodology.

5 Conclusion

We have presented an approach for modeling out-of-nominal behavior in digital systems so that critical safety properties can be established, in a way that leverages existing formal design and verification techniques. Our approach takes advantage of a key observation: The relation between nominal and out-of-nominal behavior can be viewed as an instance of the same kind of formal abstraction that is used for other purposes, and so analysis techniques and specific abstractions can be shared. Nominal and out-of-nominal requirements and implementations are connected by an interlocking set of abstraction relationships.
This work can contribute to new digital design and verification techniques that ensure safety in out-of-nominal environments as an inherent property rather than addressing it after the fact. This will likely benefit from an iterative design process in which the nominal and out-of-nominal requirements and implementations can be adjusted until the network of abstractions is complete and consistent. For a design already created with only nominal analysis, abstractions can reveal what properties are preserved in what out-of-nominal environments, and thus may enlarge the usefulness of the design or suggest ways of improving it.

Possible extensions of this work include:

1. Generalizing the dichotomy of nominal and out-of-nominal to a larger family of different environments, each of which may have its own set of safety requirements based on likelihood of occurrence and consequences of failure.
2. Enabling statistical reasoning with probabilistic (rather than merely non-deterministic) models of out-of-nominal behavior, probabilistic safety requirements, and probabilistic model checkers [5], using suitable notions of abstraction and refinement.
3. Further integrating robust-design principles from formal methods and complex systems theory to enable out-of-nominal verification with as much confidence as possible for systems beyond the reach of exhaustive analysis.

Acknowledgments. Sandia National Laboratories is a multi-program laboratory managed and operated by Sandia Corporation, a wholly owned subsidiary of Lockheed Martin Corporation, for the U.S. Department of Energy’s National Nuclear Security Administration (NNSA) under contract DE-AC04-94AL85000. This work was funded by NNSA’s Advanced Simulation and Computing (ASC) Program.

References

A High-Level Model for Turnstile in TLA

As discussed in Sec. 3 and Sec. 4.1, TLA+ is used to specify and verify both nominal and out-of-nominal models for the turnstile example. The nominal model is shown in Fig. 4 and the out-of-nominal model in Fig. 5. Both models have three variables lock, coin, and push, corresponding to the variables \( L, C, \) and \( P \) described in Sec. 3. The specifications are given in the idiomatic TLA+ style: \textit{Init} constrains the initial conditions, \textit{Next} describes the “next step” relation, and \textit{Spec} expresses the complete temporal logic specification [11].

The relation \textit{Next} is defined by existential quantification over parameters \( c \) and \( p \), representing new values of \textit{coin} and \textit{push} in the relation \textit{Step}. This somewhat contorted idiom is used because a step must completely describe the evolution of each variable. The existential expresses that \textit{coin} and \textit{push} may each evolve nondeterministically at each step.

The property \textit{TypeInvariant} states that each variable is limited to Boolean values, while \textit{Safety} expresses the set of safety properties drawn from \( S1 \) through \( S4 \) that apply to each model. In the nominal model, \textit{OutOfNominalSpec} imports the out-of-nominal specification for use in proving refinement (see Sec. 4.1). The type invariant, safety, and refinement properties were checked for correctness using the TLC model checker.
**Fig. 4.** TLA+ specification for the nominal turnstile.

```plaintext
MODULE Turnstile

VAR lock, coin, push

Init ≝
∧ lock = TRUE
∧ coin ∈ BOOLEAN
∧ push ∈ BOOLEAN

Step(c, p) ≝
∧ lock' = ((¬coin ∧ lock) ∨ (push ∧ ¬lock))
∧ coin' = c
∧ push' = p

Next ≝ ∃ c, p ∈ BOOLEAN : Step(c, p)

typeInvar ≝ ⟨lock, coin, push⟩

Spec ≝ Init ∧ □[Next]typeInvar

TypeInvar ≝
∧ lock ∈ BOOLEAN
∧ coin ∈ BOOLEAN
∧ push ∈ BOOLEAN

THM Spec ⇒ □TypeInvar

S1 ≝ ¬coin ∧ lock ⇒ lock'
S2 ≝ coin ∧ lock ⇒ ¬lock'
S3 ≝ push ∧ ¬lock ⇒ lock'
S4 ≝ ¬push ∧ ¬lock ⇒ ¬lock'

Safety ≝ □[S1 ∧ S2 ∧ S3 ∧ S4]typeInvar

THM Spec ⇒ Safety

OutNom ≝ instance OutOfNominal

OutNomSpec ≝ OutNom ! Spec

THM Spec ⇒ OutNomSpec
```

99
module OutOfNominal

variables lock, coin, push

Init $\triangleq$
\[ \land \ lock = \text{TRUE} \]
\[ \land \ coin \in \text{BOOLEAN} \]
\[ \land \ push \in \text{BOOLEAN} \]

Step $\triangleq$
\[ \land \ lock' = ((\neg coin \land lock) \lor x) \]
\[ \land \ coin' = c \]
\[ \land \ push' = p \]

Next $\triangleq$
\[ \exists c, p \in \text{BOOLEAN} : \]
\[ \exists x \in \{(push \land \neg lock), \neg (push \land \neg lock)\} : \]
\[ \text{Step}(c, p, x) \]

vars $\triangleq$ (lock, coin, push)

Spec $\triangleq$ Init $\land \Box[\text{Next}]_{\text{vars}}$

TypeInvariant $\triangleq$
\[ \land \ lock \in \text{BOOLEAN} \]
\[ \land \ coin \in \text{BOOLEAN} \]
\[ \land \ push \in \text{BOOLEAN} \]

THEOREM Spec $\Rightarrow \Box$TypeInvariant

S1 $\triangleq$ $\neg$coin $\land$ lock $\Rightarrow$ lock'

Safety $\triangleq$ $\Box[S1]_{\text{vars}}$

THEOREM Spec $\Rightarrow$ Safety
B Boolean Network Model for Turnstile in NuSMV

As described in Sec. 4.2, the NuSMV model checker is used to verify the robustness of the tiered combinational logic implementing the safety-critical term \(-C \land L\), along the lines of previous work [12]. The inputs are taken as node 0 \((-C)\) and node 1 \((L)\), and the output is taken as node 18. The Boolean network (BN) is checked for conformance to the abstraction in the presence of any single internal bit flip in one of the first \(n_{\text{max}}\) tiers, where \(n_{\text{max}} \in \{1, \ldots, 20\}\). Fig. 6 shows an extract from the model in the case where node 2 can be flipped and \(n_{\text{max}} = 14\). It is found that the quiescent BN is immune to any single bit flip up to \(n_{\text{max}} = 15\), whereas the chaotic BN can be corrupted by a single bit flip for any value of \(n_{\text{max}}\).

```plaintext
-- ...
init(n02) := 0ub1_0;
init(xfer02) := 0ub4_0011;
init(nfn02) := 0ub1_0;
init(latchn02) := FALSE;
init(flipn02) := {FALSE, TRUE};
next(flipn02) := {FALSE, TRUE};
next(latchn02) := flipn02 | latchn02;
-- (flipn02 & (! latchn02)) happens at most once

-- xfern02 is the static transfer function for node 02
next(n02) := ((0 <= tier) & (tier < 14) &
(flipn02 & (! latchn02)) ? (! xfern02) : xfern02;

-- nfn02 is here to keep track of what the non-flipped bit would be
next(nfn02) := xfern02;
-- ...
-- Property to be verified:
LTLSPEC F ((tier = 20) & (n18 = (n00 & n01)));
```

Fig. 6. Extract from a NuSMV model that is programmatically generated so that all tiers and all nodes can be checked for susceptibility to bit flips. The linear temporal logic (LTL) property at the end expresses conformance of the out-of-nominal output to the abstraction \(-C \land L\).
Abstract. This work-in-progress paper outlines the concepts of an approach for the formal verification of robotic guided surgery interventions at three different stages of the procedure. The central idea is that complex modelling and verification tasks are performed preclinically during component design yielding simpler safety conditions that can be checked more efficiently shortly before or during the intervention. A simplified example is presented to illustrate this central idea.

1 Introduction

Robotic guided surgery is a relevant technology in modern health care. Since surgery is a critical application area in which human life is at stake, safety is of utmost importance when designing, configuring and applying robotic guided surgery setups. In this paper we outline how formal methods can be used to enforce safety properties in order to make the application of robotic devices in operation theatres safer.

The main contribution of this paper is a concept for a verification approach for the safety of the entire surgical process from the preclinical phase to the intraoperative phase. To this end, safety properties are checked incrementally at three different stages of the procedure: at component design time, at operation theatre configuration time, and at intervention time (see Sect. 2 for a detailed description). The modelling, specification and verification endeavours concentrates on those safety properties which can be accidentally violated by robot behaviour. The system cannot be completely verified already at design time since information about the intervention setup and procedure is not yet available. Right before and during the actual surgical intervention more detailed data (in particular, the patient’s anatomic idiosyncrasies and the workflow of the intervention) is available and concrete safety guarantees can be verified. By doing as much formal analysis as possible already during component design, the time critical verification checks at later phases can be done more efficiently.

To achieve a smooth cooperation between the surgeon and the robotic devices, surgical workflows describing the procedure for both robots and staff are
used. The approach gains expressiveness by incorporating the workflows into formal verification during configuration and during the intervention.

The application of formal methods in the area of computer and robot assisted surgery is not new. In [1] model checking of robotic guided workflows by using NuSMV2\(^1\) is introduced. The presented approach covers the robotic guided surgery process only partly; in particular, the dynamics of technical equipment are completely excluded. Muradore et al. [2] employ hybrid automata to model the workflow for a simple tissue puncturing to be performed by an autonomously acting surgical robot. Kouskoulas et al. [3] specified and verified a directional force feedback algorithm which guarantees safety for all possible inputs using KeYmaera [4]. The existing approaches focus on separate aspects of surgical interventions and do not span over more phases of the procedure.

The paper is structured as follows: In Sect. 2 we introduce the concepts of the multi-phase incremental verification, Sect. 3 illustrates the idea with a simplified example. We summarise our contribution and list future work in Sect. 4.

2 Three-phase Verification

We propose a verification approach spanning over three phases which differ in two respects: (1) the available detail data about the surgical setup and the impending operation and (2) the affordable effort that can be spent on verification. Table 1 shows an overview over the three phases.

The Design Phase takes place preclinically, when the robotic device is designed. Robotic components are verified individually with the intended intervention scenarios in mind. A robotic device is modelled as a cyberphysical system, thus going beyond an analysis of its controller software. Continuous values are used to model the physics of the robot’s movements. To ensure that such devices obey their safety specifications, they have to be modelled using hybrid modelling languages and verified using hybrid verification techniques.

In this phase it is shown that the component satisfies specified continuous safety properties (e.g., that a device’s tooltip does not collide with obstacles). To this end, assumptions (called safety conditions) are made about the actor stimuli provided by the controller software. If these are obeyed by the controller implementation, the device will be guaranteed to never violate the safety properties. In later phases, safety conditions are checked to hold for the actual implementation of the controllers.

The verification in this phase is the most expensive one which requires an expert to come up with hybrid models (at the right degree of abstraction) and to verify them (possibly interactively). As techniques to be applied here we envision deductive hybrid theorem proving (e.g., with KeYmaera [4]) or hybrid model checking (e.g., with HyperTech [5]).

The Configuration Phase is the time during which the operation theatre is prepared for the upcoming robotic guided surgery. It is only directly prior to the

\(^1\) http://nusmv.fbk.eu/
actual intervention that detailed data about the patient’s health state, anatomic
idiosyncrasies, or the exact position of the surgical situs are available. The medi-
cal and technical workflows\(^2\) are assembled. With this data, the safety properties
can now be substantiated; the verification goal in this phase is to ensure that
the setup remains within safe bounds with the given parameterisation.

The requirements on the verification techniques are different from those in
the design phase: it must run automatically, user interaction with a verification
engine is not an option, and the results must be reached within reasonable time
bounds (a matter of minutes to not make verification a bottleneck during con-
figuration). It is therefore a valuable benefit that the verification at design time
(which operates on hybrid models) yields discrete safety conditions which have
to be fulfilled for every decision made by the controller. It is hence sufficient to
work with discrete state model checking (instead of more challenging hybrid ver-
ification techniques) in this phase which simplifies and extends the reach of this
verification task. Ensuring safety conditions at configuration time is important
as it reveals potential safety risks before the operation has actually begun.

The Intervention Phase covers the time during which surgery is performed,
from the time the patients are sedated up to the moment they are removed from
the theatre. All safety conditions cannot be guaranteed before the intervention;
there are several reasons why safety checks must be delayed to intervention
time: Even though thoughtfully planned, unexpected deviations from the plan
(like complications) are always to be considered in surgical interventions. The
staff operating the devices may move about independently, this is another factor
which requires that safety conditions are closely monitored at runtime.

On the other hand, all facts are not known that early, and a verification/mon-
itoring during the surgery is necessary to guarantee safe operation. Nondetermi-
nisitic unforeseeable control actions, e.g. by telemanipulated devices, unexpected
modifications of parameters (no-go areas may move if the patient body moves,
system failures) make monitoring necessary.

\(^2\) We assume workflows to be hierarchical behaviour descriptions: A medical workflow
captures the intended steps of the surgical procedure (including cases of possibly
occurring complications), and the behaviour of the robot (the technical workflow) is
a state machine that depends on the current state in medical workflow.
Runtime monitoring must happen in realtime and, hence, poses a strict limit on the available time for performing verification tasks. A dynamic online verification (with forward-prediction) is targeted to identify deviations from the intended plan of the configuration phase which may violate safety conditions and hence safety properties. It is vital for efficient real-time runtime checks that the originally difficult cyberphysical safety properties have been broken down to easier to check discrete safety conditions in the design phase.

3 Example

To illustrate the concept of the approach, we consider a simplified version of a minimal invasive robotic guided surgery (e.g., an appendectomy). For this purpose, two robotic devices (arms) are used: one moving freely, operated in telemanipulation mode by a surgeon and one holding an endoscopic camera. We assume that the latter robot autonomously follows the tooltip of the telemannipulated robot in a specified distance.

In the design phase, hybrid models for the robotic devices are constructed. In the example, we model the autonomous camera robot by means of a hybrid model. The examined safety property is that the camera does not come into contact with areas where it might cause damage (e.g., blood vessels, nervous tissue). In the following these areas are called no-go areas and are modelled as a set \( \{n_1, n_2, \ldots, n_k\} \subset \mathbb{R}^3 \) of points (within the patient’s body) and a safety distance \( s \in \mathbb{R}^+ \). The safety property says hence that the (euclidean) distance between the position of the camera \( e \in \mathbb{R}^3 \) and any \( n_i \) is always at least \( s \), i.e., that \( \forall i \in \{1, \ldots, k\}. \|e - n_i\| \geq s \).

For simplicity we assume that due to slow instrument movement within the body, acceleration effects can be neglected. We will hence model the movement of the camera as a piecewise uniform linear movement with a (piecewise) constant velocity vector \( v \in \mathbb{R}^3 \).

Moreover, it is modelled that the system has a reaction latency time \( T \in \mathbb{R}^+ \) pooling all delays between two consecutive decisions taken by the controller program (sensor latency, sensor/actor data processing time, clock cycles, etc.)

The example model of the device is formulated in Differential Dynamic Logic (dDL) [4]. A proof obligation in dDL usually has the shape

\[
\text{pre} \rightarrow [((\text{ctrl} ; \text{dyn})^*) \text{safety}]
\]

stating that under assumption of the precondition \( \text{pre} \) the safety property \( \text{safety} \) holds in all reachable states of the hybrid system described by the discrete controller \( \text{ctrl} \) and the continuous dynamics \( \text{dyn} \).

The instantiations in the schematic proof obligation (1) for the \( i \)-th no-go area around \( n_i \) are

\[
\text{pre} := s > 0 \land T > 0 \land \|e - n_i\|^2 \geq s^2 \quad \text{safety} := \|e - n_i\|^2 \geq s^2
\]

\[
\text{ctrl} := \text{choose } v \text{ such that } \Psi(e, n_i, v, T) \quad \text{dyn} := t := 0 ; \{e' = v, t' = 1 \& t \leq T\}.
\]

The precondition (besides assuming the safety distance and the latency time positive) is that the camera is initially in a safe distance from \( n_i \). This latter
fact is also the safety property to be shown. The discrete component controller software is modelled as a non-deterministic choice of the velocity vector $v$. This choice is not arbitrary but coupled to a safety condition $\Psi(e, n_i, v, T)$. In the present example, condition

$$\Psi = (p \geq T \rightarrow \| e + T \cdot v - n_i \|^2 > s^2) \land (0 \leq p < T \rightarrow \| e + p \cdot v - n_i \|^2 > s^2)$$

with $p = \frac{(n_i - e, v)}{\|v\|^2}$ is a sufficient safety condition guaranteeing that the hybrid system is safe. The fact that for even such a simple model a complex safety condition is required underlines the need of formal verification of such models.

The continuous part of the model is described by the differential equation $e'$ relating position and velocity. Another continuous variable $t \in \mathbb{R}$ with $t' = 1$ is used to model the elapsing time and the constraint $t \leq T$ ensures that $\text{ctrl}$ is invoked at least once during the period $T$. We discharged the hybrid proof obligation (1) in an interactively conducted proof with the dDL theorem prover KeYmaera [4].

The verification result of the design phase is the guarantee that the camera does not intrude into the no-go areas if $\Psi(e, n_i, v, T)$ is satisfied for all $i \in \{1, \ldots, k\}$ for all choice of velocity $v$ that are made.

The configuration phase combines the components for the specific surgical intervention with the medical and technical workflow for the intervention. Furthermore, formal parameters have now been fixed, in particular the positions $n_i$ and dimension $s$ of the no-go areas.

The workflow models the process for a specific surgical intervention and is modelled as a non-deterministic finite hierarchical state machine $M$. In the hierarchy the outermost states model the medical surgery procedure whereas the innermost states encode the behaviour of the robot (the program) w.r.t. the input sensor signals.

The verification obligation in the configuration phase is to show that the safety condition $\Psi$ obtained in the design phase is met for every actuator output signals that the controller implementation comes up with. It is therefore a discrete, classical LTL model checking task to show that $M \models G \wedge_{i=1}^{k} \Psi(e, n_i, v, T)$ in which $v$ is the computed output signal chosen by the controller state machine.

The verification in the intervention phase differs from earlier phases in that a detected safety condition violation (or a potential violation in short time) can only raise an alarm and not abort the operation.

In case of the simple example surgery scenario, a runtime monitor can be installed that evaluates $\wedge_{i=1}^{k} \Psi(e, n_i, v, T)$ after every invocation of the controller implementation. An alarm can be raised catching the attention of the responsible surgeon as soon it is violated.

In more elaborate models, verification in this phase may not be restricted to runtime expression monitoring but will also integrate monitoring with more advanced formal techniques checking temporal logic constraints for a bounded time span.
4 Conclusion

The presented example shows that the proposed approach for an incremental multi-level formal verification of computer guided surgery is conceptionally feasible.

It remains for future work to extend the presented concept to a more general approach that can deal with various degrees of incrementality and a broader notion of safety condition. As a test-bed for the configuration and intervention phase and for the evaluation of the presented approach the platform OP:Sense, a flexible and modular research platform to perform and monitor robot guided surgeries [6, 7], will be adapted to the proposed verification and monitoring concepts. On this system we will be able to apply the developed verification techniques to emulate telemanipulated and autonomous robot guided surgeries under realistic conditions.

References

Modeling Safety Requirements of ISO26262 using Goal Trees and Patterns

Toshiaki Aoki\textsuperscript{1}, Kriangkrai Traichaiyaporn\textsuperscript{1}, Yuki Chiba\textsuperscript{1}, Masahiro Matsubara\textsuperscript{2}, Masataka Nishi\textsuperscript{2}, and Fumio Narisawa\textsuperscript{2}

\textsuperscript{1} JAIST, 1-1, Nomi, Ishikawa, 923-1292, JAPAN,
\textsuperscript{2} Hitachi, Ltd., Research & Development Group, Center for Technology Innovation - Controls

Abstract. In ISO 26262, safety requirements are constructed step by step. The construction is started to set safety goals to be achieved in a system up, then they are refined into hardware and software requirements which the system consists of. Such stepwise construction of the safety requirements provides traceability among them and allows us to confirm that the system surely realizes the goals. The traceability also helps us to exhaustively extract requirements which are necessary to achieve safety. On the other hand, the quality of a document describing them is important to obtain those merits. If the document contains ambiguities, contradictions and many of requirements are missed, those lead to the unsafety of the system. In fact, we found many of missing implicit assumptions and ambiguous requirements by analyzing a document which describes safety requirements. To solve this problem, we proposed a method to describe the safety requirements based on the goal tree of KAOS and its patterns. We confirmed the effectiveness of the method by applying it to an electronic power steering system as a case study. In this paper, we show the case study which is not trivial but a real system in addition to the proposed method.

Keywords: functional safety, safety requirements, ISO 26262, automotive systems

1 Introduction

Recently, the safety of automotive systems is becoming a big concern of our society. Although vehicles have been controlled by mechanical machines in the past, many of electronic parts are embedded to them at present according to the progress of electronic control technology and its performance. Those electronic parts can realize the complex control of the vehicles, and make it possible to provide high functionality to them such as electronic power steering systems and emergency braking systems. On the other hand, it makes hard to analyze and design the safety of the vehicles because there are a number of systematic failures and hardware failures which have to be taken into account. To achieve the safety of the vehicles, international standards of functional safety such as IEC 61508 [2] and ISO 26262 [1] have been proposed.
ISO 26262 is an adaptation of IEC 61508 for automotive electric and electronic systems. ISO 26262 defines functional safety for automotive equipment applicable throughout the lifecycle of all automotive electronic and electrical safety-related systems. One of the most important implications obtained from such functional safety standards is to make documents which explain reasons why a developed system is safe. In ISO 26262, safety requirements are constructed step by step. The construction is started to set safety goals to be achieved in a system up, then they are refined into hardware and software requirements which the system consists of. That allows us to confirm that the system satisfies the goals because the reasons are traceable from the goals to the software and hardware requirements. Such traceability also helps us to exhaustively extract requirements which are necessary to achieve safety. On the other hand, the quality of a document describing them is important to obtain those merits. If the document contains ambiguities, contradictions and many of requirements are missed, those lead to the unsafety of the system. Thus, it is very important to rigorously describe the requirements so that they are traceable.

We are working on the formalization and verification of safety requirements for ISO26262 as a joint work of JAIST and Hitachi. We conducted a case study to make safety requirements document in which traceability of the requirements is realized. The target of the case study is an electronic power steering system. We call the system EPS below. We first analyzed a safety document. It was being constructed and still in a draft version at that time. The document was described in the form of spreadsheets with English. The spreadsheets are used to correspond safety requirements with each other. We analyzed the document using a goal tree which is proposed in the field of requirement engineering. We realized the traceability by relations between a parent and children of the goal tree. By this analysis, we found that the original document has problems such as containing inappropriate descriptions and missing requirements. To solve those problems, we proposed a method to describe the safety requirements based on the goal tree and its patterns. We confirmed the effectiveness of the method by applying it to an electronic power steering system as a case study. In this paper, we show the case study which is not trivial but a real system in addition to the proposed method.

The rest of the paper is organized as follows. Section 2 discusses related works. Section 3 introduces safety requirements of ISO 26262 and the goal tree. Section 4 reveals problems of the safety document which was developed by engineers. Section 5 explains our approach for describing the safety requirements so that the traceability can be achieved. Section 6 shows a case study of a real system and its results. Section 7 discusses the approach and results. Finally, Section 8 concludes this paper.

2 Related Works

We adopted the goal tree of KAOS [3] which is an approach for requirement engineering in order to describe safety requirements. There is another model
named GSN (Goal Structuring Notation) [5] which is for describing safety cases. A safety case is a structured argument which has evidences to justify that a target system is acceptably safe. Patterns to reuse safety cases are proposed as well [9]. The reason why we adopted the goal tree of KAOS instead of GSN is that the goal tree has clear and simple semantics. Such semantics is important since we also aim at formally verifying the safety requirements. There are works on the formalization of GSN and its patterns [7, 8]. These works mainly formalize the syntactical aspect of GSN. Unlike them, in our approach, we focus on semantical aspect of safety requirements. We represent the safety requirements using propositional logic and relations among them which rely on the semantics of the goal tree.

There are works on patterns of the goal tree as well. Darimont and Lam-sweerde proposed a set of generic goal refinement patterns based on KAOS [12]. These generic patterns are proved to be complete and correct based on temporal logic. They are designed to be domain-independent, that is, the patterns can be reused in the construction of any goal tree for requirements elaboration. One successful example applying these patterns can be found in [10], which uses the patterns for policy refinement. The patterns proposed in this paper are domain-dependent, that is, specific to series of EPS.

3 Safety Requirements and Goal Tree

3.1 Safety Requirements

ISO 26262 is an international standard which is specialized for automotive systems. It provides an automotive safety lifecycles and supports tailoring necessary activities during these lifecycle phases. ISO 26262 is applied from preliminary vehicle development phases through the whole of the development. It adopted a top-down approach which refines a safety goal into more detailed safety requirements step by step. The objective of the safety requirements is called a safety goal, shortly SG. Phases to obtain the safety requirements starts at defining SG which is obtained from hazard analysis and risk assessment activities. Then, the initial requirement called functional safety requirements, shortly FSR, are defined based on SG. FSR is refined into technical safety requirements and hardware/software safety requirements stepwise. Those requirements are abbreviated as TSR, HSR and SSR respectively. TSRs are the technical requirements which are necessary to implement FSRs. In this refinement, item-level functional safety requirements are transformed into system-level technical safety requirements. TSRs are allocated to hardware and software. The requirements that are allocated to both are further partitioned to yield hardware/software only safety requirements, that is, HSRs/SSRs.

We refer to a preliminary architecture assumption, shortly PAA, throughout the refinement from SG to HSR/SSR. PAA is an abstract architecture of the system, which is defined in the early stage of the development. In our approach, the structure defined in PAA is refined according to the progress of the refinement. We also call such refined structure PAA for the simplicity of technical words.
In this case, components appearing in FSR, TSR, HSR and SSR are defined in PAA.

3.2 Goal Tree

It is hard to analyze the safety requirements described in the form of the spreadsheet with English because they do not have explicit semantics. In order to analyze the safety requirements, we adopted a goal tree as a model which they follow. The goal tree is the central model of KAOS which is an approach for requirement engineering. A goal is a prescriptive statement of intent that the system should satisfy through the cooperation of its agents such as human, devices or software. The goal tree is for expressing relationships among goals by showing how higher-level goals are refined into lower-level ones and, conversely, how lower-level goals contribute to higher-level goals. The higher-level goals and lower-level goals are called parent-goals and sub-goals respectively. A property named completeness of the goal tree is defined to represent such relationships. Let sub-goals $G_1, G_2, \ldots, G_n$ and a parent-goal $G$. The completeness is formally defined as $\{G_1, G_2, \ldots, G_n\} \models G$ which means that the sub-goals $G_1, G_2, \ldots, G_n$ are sufficient for deriving the parent goal $G$. The goal tree is an appropriate for the reference model of the safety requirements since its completeness is fitted to the notion of the traceability of ISO 26262.

4 Safety Requirements of EPS

4.1 PAA of EPS

In the case study, we focus on safety requirements of EPS. EPS is a system which assists the movement of steering by a motor which is electronically controlled. Fig. 1 shows PAA of EPS. Boxes and arrows represent components and flows respectively. The power supply unit provides electric power to operate motor. The flows of electric power is represented by solid lines in Fig. 1. The dotted lines represent the other data such as signals and values. The electric power has to be changed so that it can fit to the motor. Pre-Driver and Inverter changes the voltage and waveform of the electric power with PWM respectively.

This system realizes fail safe mechanisms to safely stop the system if the electric power is failed. It is monitored by Pre-Driver Voltage Monitor and Inverter Voltage Monitor. They provide the values of voltages supplied to Pre-Driver and Inverter to Diagnostic Function module. Diagnostic Function module decides whether the electric power is failed or not based on those values provided by Pre-Driver Voltage Monitor and Inverter Voltage Monitor. If the electric power failure is detected by Diagnostic Function module, that fact is notified to Fail-safe Action Function module by sending a demand to transit to ‘Manual Steering’. Then, Fail-safe Action Function module cuts the power supply to the motor. To make sure to cut the power supply, it is stopped by Pre-Driver, Inverter Relay and Motor Relay. We use short names CCU, PD, Inv, DF and FSF which stand for Current Control Unit, Pre-Driver, Inverter, Diagnostic Function and Fail-safe Action Function respectively. MPU is generic reference to DF and FSF.
4.2 Analysis of Safety Requirements

We analyzed a document which specifies safety requirements of EPS. The document is described in the form of spreadsheets with English. In this analysis, we constructed a goal tree consisting of safety requirements appeared in the document. As as result, we found that the following problems.

− There exist implicit assumptions.
  Many of implicit assumptions are put and do not appear in the document. This is because there are many assumptions as well as they appear in the documents many times. Such implicit assumptions are harmful. If a system is developed by multiple engineers, such assumptions may not be shared by them. This might lead to making the system unsafe.

− Safety requirements are described ununiformly.
  The safety requirements are expressed as different sentences even though they represent the same or similar requirement. In addition, the abstraction of the descriptions is not appropriate for ensuring the traceability as big gaps often exist among FSR, TSR, HSR and SSR.

− Some of safety requirements are missing.
  We found that some of safety requirements were missing in the document. Missing the requirements directly leads to the unsafety of the system.

Fig. 2 shows a part of the goal tree which corresponds to the document. The descriptions of its nodes are as follows.

G1 System shall make transition to ‘Manual Steering’ If failure of voltage supplied to Current Control Unit has been detected.
Fig. 2. Safety Requirements in terms of Goal Tree

G2 Demand for transition to ‘Manual Steering’ shall be sent to ECU Processing Unit if failure of voltage supplied to inverter has been detected.
G3 Demand for transition to ‘Manual Steering’ shall be sent to ECU Processing Unit if failure of voltage supplied to Pre-Driver has been detected.
G4 ECU Processing Unit shall send ‘Stop Demand’ to Pre-Driver if ECU Processing Unit has received demand for transition to Manual Steering.
G5 Pre-Driver shall stop according to ‘Stop Demand’.

Firstly, there is implicit assumptions in the safety requirements. The expected behavior of the system is that the failure of voltage supplied to Inv and the failure of voltage supplied to PD will lead to the failure of voltage supplied to CCU. ‘Stop Demand’ will be sent to PD after the detection of the failure. However, such behavior is not described in the safety requirements. This are implicit assumptions put in the document. Secondly, there is a big gap between the parent goal and its sub-goal of the goal tree. Although we have to derive the the parent goal from the sub-goals for the traceability, it is impossible in this case because a relation among CCU, Inv and PD is not described. Furthermore, names used in the document are not uniform. Despite that ECU Processing Unit does not appear in PAA, it is used in this document. ECU Processing Unit represents DF and FSF, and sometimes it is referred to as MPU in the other parts of the document. Finally, the safety requirements for message transmissions among CCU, Inv and PD are missing. The other part of the document contains the safety requirement that demands have to be sent and received without failure, however; it does not appear such one here.

5 Safety Requirements Development based on Goal Tree and Patterns

5.1 Goal Tree for Safety Requirements

The stepwise refinement of safety requirements of ISO26262 is fitted to the concept of the goal tree. FSR is refined into TSR so that FSR can satisfy TSR, and TSR is refined into HSR/SSR so that HSR/SSR can satisfy TSR. The correctness of this refinement can be regarded as the completeness of the goal tree, and
that provides the traceability among FSR, TSR, HSR and SSR. On the other hand, the completeness is defined formally based on temporal logic in KAOS. It is well-known that correctly representing what we want to describe in temporal logic is difficult [11]. In addition, as far as we analyze the document of EPS, temporal properties are not essential in it. Thus, we decided to describe the safety requirements not in temporal logic but in propositional logic with some syntax sugars. Although the descriptive power of propositional logic is limited, we think that it is sufficient to describe the safety requirements. In fact, we could describe safety requirements in propositional logic within the scope of our case study. In addition, reasoning with a rich logic tends to be hard to convince us that it is valid as well as what we describe is correctly represented. We think that simpler logic is better for the safety requirements.

Our concern on the safety requirements is that there is no missing requirement or contradiction of them. In fact, there are many safety requirements having the form of implications. In this case, what we worry about them is whether a upper safety requirement such as FSR can be logically derived from lower safety requirements such as TSR with Modus Ponens. Modus Ponens is an inference rule to derive a fact $B$ from facts $A$ and $A \Rightarrow B$. There are many safety requirements in the document. Reasonings on the safety requirements might become unsound due to implicit assumptions and their ambiguity. Propositional logic is useful to ensure that upper safety requirements are surely derived from lower ones with sound reasonings. For example, G1 and G2 shown in Fig. are described as follows.

**G1**  \( CCU.\text{VoltFailureDetected} \Rightarrow S.\text{State}=\text{'Manual Steering'} \)

**G2**  \( \text{Inv.VoltFailureDetected} \Rightarrow DF.\text{Send}\left(\text{'Manual Steering'}, DF, MPU\right) \)

\( CCU.\text{VoltFailureDetected}, \text{S.\text{State}=Manual Steering'}, \text{Inv.\text{VoltFailureDetected}} \) and \( DF.\text{Send}\left(\text{'Manual Steering'}, DF, MPU\right) \) are propositional variables. One may think that = is an equality operator, however; it is a part of the name of the propositional variable \( S.\text{State}=\text{'Manual Steering'} \). \( DF.\text{Send}\left(\text{'Manual Steering'}, DF, MPU\right) \) is not an application of a function but a propositional variable. \( CCU.\text{VoltFailureDetected} \) and \( \text{Inv.\text{VoltFailureDetected}} \) represent the failure detection of voltage supplied to CCU has been detected and that of voltage supplied to Inv respectively. \( S.\text{State}=\text{'Manual Steering'} \) represents the fact that the mode of the system moves to manual steering. \( DF.\text{Send}\left(\text{'Manual Steering'}, DF, MPU\right) \) represents the fact that a demand message 'Manual Steering' is sent to MPU from DF. Note that MPU is the abstract representation of FSF here.

Although ECU Processing Unit is used to represent a source or destination of message transmissions in the document of EPS, it usually refers to the whole of the system. This is an ambiguity of the safety requirements, that is, the sources and destinations are ambiguous. DF and FSF are used to describe message transmissions in the goal tree since the messages are transmitted between them. On the other hand, there are the ones in which the sources and destinations are not designated to abstractly describe safety requirements. In this case, we use MPU which appears in PAA shown in Fig. 1. The abstraction is different
from the ambiguity. Using those symbols allow us to remove such ambiguity. In addition, there exists an implicit assumption about relations among CCU, Inv and PD. It can be described formally as \( CCU.VoltFailureDetected == (Inv.VoltFailureDetected || PD.VoltFailureDetected) \).

5.2 Safety Requirement Patterns

In safety requirements, there are usually small variations of mechanisms to achieve the safety of a system. It implies that we can prepare mechanisms to achieve the safety before making safety requirements. In addition, those mechanisms can be common in an application domain. For example, systems that we focus on deal with detections of components’ failure and notifying the failure to components which are in charge to deal with the failure. Despite that there are many components to detect the failure and those to deal with it, there are a small number of safety mechanisms for the detection and communication. Thus, in our approach, we define patterns for the mechanisms. We call such patterns safety requirement patterns or shortly patterns below if there is no confusion in a context.

We show an example of safety requirement patterns in Fig. 3. It is a partial goal tree which has parameters to be replaced with logical expressions and strings. This pattern represents a mechanism that a message \( M \) is safely transmitted from \( S \) to \( D \). \( M \), \( S \) and \( D \) are parameters which represent a message to be transmitted, a source of the transmission and a destination of the transmission respectively. Those parameters are replaced with strings which constitute propositional variables when the pattern is instantiated. \( C \) and \( TC \) are parameters to be replaced with logical expressions which represent a condition to transmit the message and a condition which holds after receiving it respectively.

The pattern ensures that sub-goals derive a parent goal for any replacement of the parameters. In Fig. 3, \( C \Rightarrow D.Received(M,D) \) is derived from the facts \( C \Rightarrow D.Send(M,S,D), D.SendWithoutFailure(M,S,D) \) and \( D.Send(M,S,D) \land D.SendWithoutFailure(M,S,D) \Rightarrow D.Received(M,D) \) for any \( M, S, D, C \) and \( TC \). In addition, the upper goal \( C \Rightarrow TC \) is derived from the facts \( C \Rightarrow D.Received(M,D) \) and \( D.Received(M,D) \Rightarrow TC \). Hence, the parent goal is derived from the sub-goals even if the parameters are replaced.

The patterns are documented like design patterns [17]. The description of each of the patterns consists of a partial goal tree with parameters as shown in Fig. 3, its explanation, applicability, example and formal proof as mentioned in the above.

We found that safety requirement patterns are effective to solve the problems pointed in Section 4.2. Firstly, the patterns allows us to explicitly describe necessary assumptions for a specific mechanism. The primary reason why many assumptions are omitted is that it is very tedious and costly to describe all of them. Assumptions appearing many times in the documents tend to be omitted. However, as we pointed out, omitting them might lead to making the system unsafe. We should describe all of the assumptions even though they are obvious for engineers who describe the document. To solve this problem, the patterns
are useful. Assumptions appearing many times in the document are defined once in the pattern, and then we instantiate descriptions of the safety requirements from the patterns. It allows us to avoid tedious and costly tasks in making safety requirements. Secondly, the patterns are useful to uniformly describe the safety requirements because they provide appropriate abstraction of the safety requirements. What facts are essential for ensuring the safety is described in the patterns. Thus, we do not need describe too concrete details because what described in the patterns are sufficient to ensure the completeness of the safety requirements. Finally, the patterns help us not to miss the safety requirements. Mechanisms to achieve the safety are given by the patterns, that is, what is needed is described in them. When we instantiate the patterns, we have to find elements and conditions fitted to them. That makes it possible to notice missing safety requirements.

5.3 Application of Safety Requirement Pattern

The safety requirement pattern describes requirements of a specific safety mechanism. The pattern shown in Fig. 3 represents a mechanism of the safe message transmission which is used to communications among components to be made when the electric power failure is detected. We prepared the other two patterns, that is, there are totally three patterns, for mechanisms of the transmission. There are three variations for the transmission in this system. Firstly, communication is completed within a chip. A communication means is not needed in this case. Secondly, the communication means is needed and it is reliable enough. Thirdly, the communication means is needed and it is unreliable. Error correction mechanisms such as CRC are used in this case. Which mechanism is adopted is determined according to the degree of reliability of the transmission. The degree of the reliability is determined by communication types and signal types. The communication types mean where the transmission takes place. The signal types mean contents of the communication. There are three communication types, communications inside of a chip, between chips and between controllers. We refer those communication types to In-chip, Inter-chip and Inter-controller respectively. The reliability of the transmission is higher in the order of In-chip,
Inter-chip and Inter-controller. There are three signal types, digital data, analog data and series of digital data. We refer those signal types to Digital, Analog and DigitalCom. The reliability of the transmission is higher in this order.

The degree of the reliability of the transmission is determined by combination of a communication type and signal type. It is shown in Table 1. There are three degrees of the reliability, high, mid and low. For example, the degree of the reliability in transmitting digital data within a chip is high and that in transmitting series of digital data between controllers is low. We prepared three mechanisms as well as safety requirement patterns for each of the degrees. The pattern shown in Fig. 3 is the one for the transmission with high reliability.

<table>
<thead>
<tr>
<th>com./sig.</th>
<th>Digital</th>
<th>Analog</th>
<th>DigitalCom</th>
</tr>
</thead>
<tbody>
<tr>
<td>In-chip</td>
<td>high</td>
<td>high</td>
<td>—</td>
</tr>
<tr>
<td>Inter-chip</td>
<td>high</td>
<td>mid</td>
<td>low</td>
</tr>
<tr>
<td>Inter-controller</td>
<td>mid</td>
<td>—</td>
<td>low</td>
</tr>
</tbody>
</table>

In developing safety requirements of EPS, we identify a communication type and signal type based on PAA, then select a safety requirement pattern to be used. Table 2 shows the patterns used for the transmissions in the safety requirements of EPS. HS, MS and HS represent the patterns for high, middle and low reliability transmissions respectively. For example, in the third row of Table 2, since voltage data is transmitted from PD to MPU, the pattern MS is used for that transmission. In this way, the patterns are systematically used to develop the safety requirements.

<table>
<thead>
<tr>
<th>src</th>
<th>dst</th>
<th>com.</th>
<th>sig.</th>
<th>data</th>
<th>pattern</th>
</tr>
</thead>
<tbody>
<tr>
<td>DF</td>
<td>FSP</td>
<td>In-chip</td>
<td>digital</td>
<td>signal</td>
<td>HS</td>
</tr>
<tr>
<td>PD</td>
<td>MPU</td>
<td>Inter-chip</td>
<td>analog</td>
<td>voltage</td>
<td>MS</td>
</tr>
<tr>
<td>MPU</td>
<td>PD</td>
<td>Inter-chip</td>
<td>digital</td>
<td>signal</td>
<td>HS</td>
</tr>
<tr>
<td>MPU</td>
<td>PD</td>
<td>Inter-chip</td>
<td>digital</td>
<td>PWM</td>
<td>HS</td>
</tr>
<tr>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
<td></td>
</tr>
</tbody>
</table>
6 Case Study

6.1 Development of Goal Tree

Fig. 4 shows a part of the goal tree obtained by our approach proposed in Section 5. Firstly, the safety requirement pattern shown in Fig. 3 is instantiated by replacing the parameters $S$, $D$, $M$, $C$ and $TC$ with $DF$, $MPU$, 'Manual Steering', $CCU.VoltFailureDetected$ and $S.State = 'Manual Steering'$ respectively. Then, G2 and G5 which appear in the document are manually formalized. The descriptions and their logical expressions of the goals of the goal tree are found in Fig. 6. We can see from them that the parent goal G1 is derived from sub-goals from G2 to G5 with Modus Ponens. Similarly, G2 is derived from those from G6 to G8.

![Goal Tree for EPS](image1)

![Complete Goal Tree](image2)

In Fig. 4, there is a sub-tree consisting of G5, G9, G10 and G11 which describes that a stop demand is sent from MPU to PD and PD shall stop by receiving the demand. Since the sub-tree represents a safe message transmission mechanism, the pattern shown in Fig. 3 should be applied to it according to Table 1 and Table 2. Although $D.SendWithoutFailure$ which represents the requirement that a message is sent without failure exists in the pattern, such requirement does not appear in Fig. 4. We can see from this fact that some require-
G1 System shall make transition to 'Manual Steering' if failure of voltage supplied to Current Control Unit has been detected.
\[ CCU.\text{VoltFailureDetected} \Rightarrow S.\text{State} = \text{'Manual Steering'} \]

G2 Demand for transition to 'Manual Steering' shall be sent to ECU Processing Unit if failure of voltage supplied to Current Control Unit has been detected.
\[ CCU.\text{VoltFailureDetected} \Rightarrow DF.\text{Send}('\text{Manual Steering}', DF, MPU) \]

G3 Demand for transition to 'Manual Steering' shall be sent without failure.
\[ DF.\text{SendWithoutFailure}('\text{Manual Steering}', DF, MPU) \]

G4 Demand for transition to 'Manual Steering' shall be received if it is sent without failure.
\[ (DF.\text{Send}('\text{Manual Steering}', DF, MPU) \land DF.\text{SendWithoutFailure}('\text{Manual Steering}', DF, MPU)) \Rightarrow DF.\text{Received}('\text{Manual Steering}', MPU) \]

G5 System shall make transition to 'Manual Steering' if Demand for transition to 'Manual Steering' shall be received.
\[ DF.\text{Received}('\text{Manual Steering}', MPU) \Rightarrow S.\text{State} = \text{'Manual Steering'} \]

G6 Demand for transition to 'Manual Steering' shall be sent to ECU Processing Unit if failure of voltage supplied to inverter has been detected.
\[ Inv.\text{VoltFailureDetected} \Rightarrow DF.\text{Send}('\text{Manual Steering}', DF, MPU) \]

G7 Demand for transition to 'Manual Steering' shall be sent to ECU Processing Unit if failure of voltage supplied to Pre-driver has been detected.
\[ PD.\text{VoltFailureDetected} \Rightarrow DF.\text{Send}('\text{Manual Steering}', DF, MPU) \]

G8 Failure of voltage supplied to Current Control Unit has been detected if failure of voltage supplied to inverter or Pre-Driver has been detected.
\[ CCU.\text{VoltFailureDetected} \Leftrightarrow (Inv.\text{VoltFailureDetected} \lor PD.\text{VoltFailureDetected}) \]

G9 System shall make transition to 'Manual Steering' if Pre-Driver stops.
\[ PD.\text{Status} = \text{'Stop'} \Rightarrow S.\text{State} = \text{'Manual Steering'} \]

G10 ECU Processing Unit shall send 'Stop Demand' to Pre-Driver if ECU Processing Unit has received demand for transition to Manual Steering.
\[ DF.\text{Received}('\text{Manual Steering}', MPU) \Rightarrow PD.\text{Send}('\text{Stop Demand}', MPU, PD) \]

G11 Pre-Driver shall stop according to 'Stop Demand'.
\[ PD.\text{Received}('\text{Stop Demand}', PD) \Rightarrow PD.\text{Status} = \text{'Stop'} \]

Fig. 6. Safety Requirements
ments are missing in the sub-tree. Here, we apply the pattern to the sub-tree by replacing the parameters $S$, $D$, $M$, $C$ and $TC$ with $MPU$, $PD$, 'StopDemand', $DF.Received('Manual Steering', MPU)$ and $S.State = 'Manual Steering'$ respectively. As a result, the goal tree becomes the one shown in Fig. 5 and its goals are described as follows.

$G_5 \ \ DF.Received('Manual Steering', MPU) \Rightarrow S.State = 'Manual Steering'$

$G_{10} \ \ DF.Received('Manual Steering', MPU) \Rightarrow PD.Send('Stop Demand', MPU, PD)$

$G_{12} \ \ PD.SendWithoutFailure('Stop Demand', MPU, PD)$

$G_{13} \ \ PD.Send('Stop Demand', MPU, PD) \land PD.SendWithoutFailure('Stop Demand', MPU, PD) \Rightarrow PD.Received('Stop Demand', PD)$

$G_{14} \ \ PD.Received('Stop Demand', PD) \Rightarrow S.State = 'Manual Steering'$

The completeness which means the fact that a parent goal is derived from sub-goals for each sub-tree holds in this goal tree. In this way, we can obtain formally traceable safety requirements based on the goal tree.

6.2 Result

We have applied our approach to the development of safety requirements. We focus on safety mechanisms to deal with electric power failure in EPS. There was a document which was described informally in the form of the spreadsheet as we already mentioned. Even though the document was in a draft version, all of safety requirements of the mechanisms were described. We developed a goal tree based on the document as shown in Section 6.1. There were 24 safety requirements in the document. As the completeness does not hold in a goal tree consisting of only safety requirements appearing the document, we added necessary ones so that it can hold.

As a result, there were 53 goals of the goal tree for which the completeness holds. In the goal tree, each of the goals represents a safety requirement. There were 17 goals which were brought from the document without any modification, 3 goals which appeared in the document but did not appear in the goal tree, that is, deleted, 4 goals which were modified from the document, and 32 goals which did not appear in the document, that is, added, out of 53 goals. It means that 67% of the safety requirements were added or modified from the document. In addition, we analyzed the safety requirements related to the safety requirement patterns. 29 out of 53 goals were instantiated by means of the safety requirement patterns. Thus, the safety requirement patterns cover 55% of the whole of the safety requirements. There were 12 goals which were brought from the document without any modification, 4 goals which were modified and 13 goals which were added out of 29. It means that 59% of safety requirements were added or modified from the document by the safety requirement patterns out of the instantiated ones. The percentage of them in the whole of the safety requirements was 32%.

6.3 Evaluation

We can say from this result that we have successfully complemented the safety requirements of EPS by our approach. Many safety requirements were missing in
the original document so that it could be traceable. The most of missing safety
requirements were implicit assumptions put in it, however; they might cause
missing important safety requirements. In fact, an important safety requirement
representing that a message is sent without failure was missing as pointed out
in Section 6.1. We can see from the case study that our approach enables to find
missing important safety requirements although many safety requirements have
to be described. As the unsafety of automotive systems may cause fatal troubles
such as the loss of human lives, they have to be developed very carefully even if
it costs a lot.

We prepared three safety requirement patterns to develop the safety require-
ments. As a result, they cover more than half of the safety requirements. The
purpose of the patterns is to identify essential and typical safety requirements.
The patterns greatly contribute to efficiently describing the safety requirements
despite that their purpose is not to cover everything. On the other hand, the
percentage of safety requirements which were added or modified by the patterns
was 67% among the ones related to the patterns but 32% on the whole. It means
that many of the safety requirements related to the patterns were appeared in
the original document. We can see from this fact that the safety requirement
patterns captured the essential safety requirements of EPS. We observed from
the development of the safety requirements that it was started to describe es-
sential safety requirements, then the ones related to them were identified, finally
we obtained traceable safety requirements. Thus, we can say that the safety
requirement patterns play an important role to develop the safety requirements.

7 Discussion

The traceability of safety requirements which is introduced in ISO 26262 is not
well-defined. Many engineers feel trouble about how it should be ensured. Thus,
we adopted the completeness of the goal tree in order to ensure the traceability.
It actually revealed many of missing safety requirements because we carefully
described them so that the completeness can be maintained. Introducing such
clear definition of the traceability is important to guide the development of the
safety requirements as well as improve the quality of them.

We took a shallow approach to formalize safety requirements based on propo-
sitional logic. This approach is not so heavy like formal specifications [14–16] in
which everything is described formally. Introducing the existing formal specifi-
cation languages to practical developments is very hard because there are many
problems such as education of engineers, change of development processes and
so on. The reason why we took such a shallow approach is that we aim at easily
expanding it to daily developments done by engineers. On the other hand, the
shallow approach does not likely have sufficient effectiveness. Unlike this, in our
approach, we confirmed that it achieved drastic improvement of the quality of
the safety requirements. We found an appropriate way to describe the safety re-
quirements so that it can be sufficiently effective as well as easy to be expanded
to the developments.
On the other hand, one may think that propositional logic is insufficient because computation and timing are important for automotive systems [4]. They are definitely important in some development phases, for example, design of control logics. What we focus on here is not design but descriptions of safety requirements. Some safety requirements may contain complicated statements like arithmetics or differential equations. Reasonings based on their underlying theories should not be taken into account in describing the safety requirements. Such reasonings should be resolved before describing them. For example, if \( f(x) \) implies \( g(x) \) based on a particular theory, the fact \( f(x) \implies g(x) \) should be described as a safety requirement. The timing can be dealt with similarly. For example, we show safety requirements that the timing of transmissions between DF and MPU is taken into account. The safety requirements G5 and G7 of Fig. 6 are changed as follows.

\[ G5' \quad DF.\text{EventuallyReceived('Manual Steering', MPU)} \implies S.\text{State= Manual Steering} \]

\[ G7' \quad PD.\text{VoltFailureDetected} \implies DF.\text{AlwaysSend('Manual Steering', DF, MPU)} \]

\[ DF.\text{AlwaysSend ('Manual Steering', DF, MPU)} \text{ and } DF.\text{ReceivedEventually ('Manual Steering', MPU)} \text{ mean that a demand 'Manual Steering' always sends and it is received eventually respectively. In order to establish the communication, we need the following safety requirement.} \]

\[ G15 \quad DF.\text{AlwaysSend ('Manual Steering', DF, MPU)} \implies DF.\text{EventuallyReceived ('Manual Steering', MPU)} \]

In temporal logic, this fact is not needed because it is derived by its inference rules. On the other hand, in our approach, we do not rely on the inference rules but explicitly describe what holds about the timing in propositional logic like G15. In this approach, although inconsistencies in the timing might be introduced, it makes underlying logic simple.

We think that our approach is useful to explain the reason why the safety requirements are traceable. We adopted propositional logic to formally describe the safety requirements. Propositional logic is simple and easy to understand. In our approach, a parent goal is derived from sub-goals by inference rules of propositional logic, mainly, Modus Ponens. Such inference rules are also intuitively understandable. Explaining the traceability using such simple and intuitive logic makes it easier to convince others that the safety requirements are traceable. On the other hand, one may think that propositional logic is too simple to describe the safety requirements. In fact, it was possible to describe all of the safety requirements within propositional logic. We think that rich logic is not needed to reason the safety requirements in terms of the traceability because complex computation such as differential equations does not appear in reasoning them. Even if it appears, it should be abstracted as propositional facts for the safety requirements.
8 Conclusion

In this paper, we presented a case study to make safety requirements for ISO 26262. The target of the case study is to develop the safety requirements of EPS. We identified a few major problems of the original document of EPS in its preliminary analysis. To solve those problems, we adopted a goal tree proposed in KAOS and proposed patterns of the goal tree for the safety requirements. We confirmed that the quality of the safety requirements are drastically improved by applying the goal trees and the patterns. In fact, more than half of the safety requirements were modified or added. Such improvements were admitted by engineers developing EPS. What we learned in the case study is as follows. Firstly, propositional logic is sufficient and effective to ensure the traceability of the safety requirements. Ensuring the traceability mainly relies on Modus Ponens inferences. Secondly, the notion of patterns is well-fitted to the development of safety requirements. There are small variations of essential and typical safety mechanisms. The safety requirements which correspond to them should be defined as the patterns.

Currently, we are developing a tool to manage and verify the safety requirements based on the approach proposed in this paper. The verification is fully automated using a SAT solver [18] because the traceability is verified based on propositional logic. We are going to expand the tool to daily developments of automotive systems after the tool is released.

References

12. Darimont, R. and van Lamsweerde, A.: Formal refinement patterns for goal-
   driven requirements elaboration, ACM SIGSOFT Software Engineering Notes, 21(6),
   refinement patterns, Technical Report TR-LACL-2010-1, LACL, University of Paris-
17. Gamma, E., Helm, R., Johnson, R. and Vlissides, J.: Design Patterns - Elements
18. Minisat: http://minisat.se/
A Controller Safety Concept based on Software-Implemented Fault Tolerance for Fail-Operational Automotive Applications

Majdi Ghadhab\textsuperscript{1}, Matthias Kuntz\textsuperscript{1}, Dmitrii Kuvaiskii\textsuperscript{2}, and Christof Fetzer\textsuperscript{2}

\textsuperscript{1} BMW AG, Germany, \{majdi.el.ghadhab,matthias.kuntz\}@bmw.de, \\
\textsuperscript{2} Technische Universität Dresden, Germany, \{dmitrii.kuvaiskii,christof.fetzer\}@tu-dresden.de

Abstract. Future embedded automotive systems require high levels of safety, reliability, and availability to perform safety-critical driving functions. Typically hardware redundancy, i.e. adding redundant components and paths, is used to fulfill safety and reliability requirements by detecting and masking hardware failures. We propose to build a fail-operational computing system from a primary self-checking controller and a secondary limp-home controller to guarantee an emergency operation in the case of hardware failure of the primary controller. A self-checking controller commonly builds on hardware-implemented fault detection, e.g. lock-stepping to reach a high diagnostic coverage of hardware faults. Such techniques come into contradiction with new features of modern CPUs such as inherent non-determinism of execution. Thus an interesting alternative to hardware-based self-checking in the primary controller is to implement software-based fault detection and recovery on the primary controller to detect and mask its hardware failures. We prove by means of stochastic model checking and prototype fault detection technique that the proposed approach not only reduces costs, but also guarantees higher availability of the computing system at the same safety level as common replicated execution on redundant hardware.

Keywords: Automotive controller, functional safety, availability, fail-operational, stochastic model checking, Markov model, coded processing, $\Delta$-encoding

1 Introduction

It is commonplace that modern automobiles are abundantly equipped with electronic systems that provide the driver with additional driving comfort, driving assistance, and safety. Regardless of the purpose of the electronic systems, often they impose high requirements for performance, availability, and functional safety. In the near future enhanced functionality like automated or autonomous driving will lead to a further increase in demands for the aforementioned properties and will additionally impose reliability requirements on automotive elec-
Electronic systems, combined with a shift in the automotive safety philosophy from fail-safe to fail operational.

The challenge will not only be to satisfy these technical properties given the constraints of automotive electronics such as limited computing resources, but also to comply with high cost pressure, short development cycles, and customer expectations on comfort, driving pleasure, and availability of the functionality. In the following, we will show for a simple fail-operational system how to meet these demands by means of software-implemented redundancy based on a variant of coded processing.

As already mentioned, automated driving functions require a fail-operational safety strategy, which in this case means, that on the occurrence of failures of the primary highly comfortable automated driving function, a comfort- but not safety-reduced emergency function can be maintained for a certain time.

Typically the embedded system architecture is provided with mechanisms such as diverse or homogenous redundancy, hardware-based diagnostic, and monitoring devices to detect failures and initiate transition into the safe behavior. Hardware-implemented fault-detection techniques are commonly used to detect execution errors of the safety-critical software with high probability. These techniques, however, generally raise negative side effects on complexity, costs, and availability of the embedded system. Therefore we propose to make use of software-implemented fault detection techniques which reliably shift the detection of execution errors into the application software. In this paper we prove per stochastic model checking that such techniques yield to appreciable customer advantages. Moreover we recommend implementing a combination of coded processing and instruction-level duplication (Δ-encoding), as it allows an optimized trade-off between diagnostic coverage and computing overhead.

The paper is organized as follows: We introduce the transition from fail-safe to fail-operational in section 2. In section 3 we propose a fail-operational computing platform based on a self-checked primary controller and a limp-home controller. Two variants of this platform are also presented in section 3: a self-checked primary controller by hardware redundancy in platform 1 and by software fault detection in platform 2. In section 4 we model the computing platform using the stochastic model checker PRISM and compare platform 1 and 2 with regards to three customer relevant criteria including availability. Furthermore we extend platform 2 by a recovery mechanism (platform 3) and prove further improvements. In section 5 we introduce Δ-encoding as a novel software-implemented fault detection technique which fulfills the integrity level assumed for the model of platform 2 and 3. Experimental results with regards to fault detection capabilities and performance overhead are presented. Finally we give in section 6 a brief overview of selected current research in dependable automotive computing and hardware fault tolerance.
2 From a fail-safe to a fail-operational system architecture

Current safety-critical automotive systems are fail-safe, which means they generally go into a safe state in the case of failure by stopping operation. Systems where a shutdown in case of failure might lead to a dangerous or non-controllable driving situation are referred to as fail-operational. In this case fault tolerance measures must be provided to allow at least an emergency operation. This means that the E/E-system is designed with regard to its fault tolerance so that necessary functionality can be maintained in the case of failures within a critical operating phase. Figure 1 shows a typical fail-safe architecture. The basic principle consists of a monitoring of safety-critical elements, e.g. sensor or processing. Alternatively, structural redundancy is used in applications where the complexity or the physical conditions do not permit a simpler monitoring. Examples of structural redundancy include lockstep-CPU's [1], where two CPU cores execute the same sequence of instructions in a tightly-coupled manner.

In addition to error detection, already today availability enhancing measures are implemented. Controllers, for example, include Error Correcting Codes (ECC) for memory in order to correct single errors. These measures might not be necessary from a pure safety consideration. However, especially for memories with high information densities, it is useful to keep the control system operating despite single-bit faults (availability).

In contrast to a fail-safe system, a fail-operational system should continue operation after a failure of one of its components (e.g. sensor, processor or actuator). Therefore, the transition from fail-safe to fail-operational requires a significant extension of the system architecture. Typical architectures for a fail-operational

1 Electric/Electronic
behavior include 2-out-of-3 and duo-duplex systems [3], [4]. In practice, especially for vehicles, a fully symmetric redundancy is often not necessary since only a short emergency operation - so-called “Limp-home” phase - is required to continue operation when the primary control system fails.

Figure 2 shows a so-called hybrid (heterogeneous) redundancy approach. This approach consists of a primary control system designed with appropriate self-checking and a limp-home system for an emergency operation. If the primary control system fails, the limp-home system takes over the control for a short time.

3 Fail-operational computing platform

This paper focuses on the fail-operability of the processing. For this purpose, we design a computing platform according to the hybrid redundancy approach with a self-monitored primary controller and a limp-home controller (Figure 3). A switch is integrated into the architecture to control the outputs to the actuators depending on the health state of each controller. In case the primary controller fails, its outputs are blocked by the switch and the limp-home controller commands the actuators.

The primary controller is self-monitored, so that it reliably detects its own failures in order to give over the control to the backup (limp-home) controller. To ensure a high diagnostic coverage through self-monitoring, the primary controller typically uses a redundant processor (structural redundancy).

The most straightforward way to duplicate and compare a microprocessor is the technique of lock-stepping (Figure 4). Each processor is expected to generate the same outputs given the same inputs. The main disadvantage of this approach is that lock-step microprocessors double the computing resources while providing just the same performance as single processing and requiring high synchronization and comparison overhead.

Lock-step processors are also susceptible to non-determinism; a number of mechanisms in current CPUs (e.g. pipelining) increase non-determinism, poten-
tially resulting in false positives that might disconnect such lock-step CPUs from the latest developments in processor technology [5].

Furthermore, the expected relying on general-purpose commodity processing units [6], due to their high performance per price [7], requires safety measures without changes to the hardware architecture of these processors. To cope with the dilemma of high performance, high safety integrity, and high cost-efficiency, software-implemented fault detection achieves reliability using unreliable commodity hardware and redundancy on the application level [7].

Apart from that, we expect a better availability of the system and a higher customer satisfaction by reducing the redundancy level within the dependable computing platform. To prove and quantify these benefits, we perform a stochastic model checking of the fail-operational computing platform and compare the results, when designing the primary controller as a duplex controller (Platform 1, Figure 5) or as a single controller (Platform 2, Figure 6). The duplex primary controller provides redundant processing channels for the purpose of self-checking, whereas the single controller performs self-checking by extending the single processing channel with software-implemented fault detection mechanisms. Our stochastic model checking indicates that fail-operational systems with a single-processor approach in the primary controller perform better in terms of availability and repair costs than with a dual-processor approach.

Fig. 5. Duplex primary controller (Platform 1).

Fig. 6. Single primary controller (Platform 2).

4 Stochastic model checking of the fail-operational computing platform

To prove the benefits of a fail-operational computing system with a single-processor primary controller, we use stochastic model checking. We choose the model-checker PRISM [10] to build and verify our model. First we give a short introduction to stochastic model checking and to the tool PRISM. Then we show the results of a simple comparison between platform 1 and platform 2 from the previous section with regards to availability. Based on experiments (see Section 5) platform 2 can exhibit a very high diagnostic coverage similar to platform 1 by implementing an adequate fault detection mechanism. Enhancing platform 2
Software-Implemented Fault Detection for Fail-Operational Applications

with recovery, which is difficult to install on platform 1, leads to further significant improvement of the computing platform (the extension of platform 2 with a recovery mechanism is called platform 3). Finally we interpret the results to illustrate the reached improvement.

4.1 Technical background

In stochastic model checking [8] the property to be verified is specified using a stochastic variant of a temporal logic, such as CTL. The temporal logic used in this paper is CSL (continuous stochastic logic) [9]. It is tailored to reason about stochastic quantitative system behavior, including the performance, safety, and reliability of a system. Given an appropriate system model and a CSL specified property, a stochastic model checking tool such as PRISM can verify automatically whether the model satisfies that property or not. The verification process essentially consists of the numerical analysis of a huge continuous-time Markov chain (CTMC), i.e., the efficient solution of a large system of linear equations.

PRISM [10] is a free, open source stochastic model checker developed at the University of Birmingham. It accepts stochastic models described in its modeling language, a simple, high-level state-based language. Three types of stochastic models are supported directly; these include discrete-time Markov chains (DTMCs) and continuous-time Markov chains (CTMCs).

A Markov chain [11] is a stochastic (random) and memoryless process that undergoes transitions from one state to another on a state space. Memorylessness means that the probability distribution of the next state depends only on the current state and not on the sequence of events that preceded it.

4.2 Modeling and implementation

PRISM is used to model the fail-operational system from Figure 3. Its underlying Markov chain is shown in Figure 7. We assume that the Switch has a negligible failure rate and therefore omit it from the model. States of the system (primary controller, limp-home controller) are defined as follows:

2: Operational
1: Failed detected
0: Failed undetected

PC and LHC refer to the primary controller and the limp-home controller respectively.

Table 1. Parameters of the platforms 1 and 2.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>( \lambda_{PC} )</th>
<th>( \lambda_{LHC} )</th>
<th>DC(_{PC} )</th>
<th>DC(_{LHC} )</th>
<th>( \lambda_{CCF} )</th>
<th>( \mu_{R} )</th>
</tr>
</thead>
<tbody>
<tr>
<td>Platform 1</td>
<td>2000</td>
<td>10000</td>
<td>99</td>
<td>60</td>
<td>200</td>
<td>0.04</td>
</tr>
<tr>
<td>Platform 2</td>
<td>1000</td>
<td>10000</td>
<td>99</td>
<td>60</td>
<td>100</td>
<td>0.04</td>
</tr>
</tbody>
</table>
The initial state of (2,2) means that both primary and limp-home controller are operational and fault-free. The state of (1,2), for example, means a failed detected primary and an operational limp-home controller that takes over. Further we assume that:

- The control system is **intact**, only if both controllers are processing correctly (green).
- The control system is **degraded**, if only one of the controllers is processing correctly (yellow).
- The control system is **failed**, if the primary fails silently or the limp-home controller is not correct with failed primary controller (red).

![Markov model of platforms 1 and 2.](image)

**Fig. 7.** Markov model of platforms 1 and 2.

The specified parameters in Table 1 are:

<table>
<thead>
<tr>
<th>Parameter</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\lambda_{PC}$</td>
<td>Failure rate of the primary controller (FIT$^2$)</td>
</tr>
<tr>
<td>$\lambda_{LHC}$</td>
<td>Failure rate of the limp-home controller (FIT)</td>
</tr>
<tr>
<td>DC$_{PC}$</td>
<td>Diagnostic coverage of the primary controller (%)</td>
</tr>
<tr>
<td>DC$_{LHC}$</td>
<td>Diagnostic coverage of the limp-home controller (%)</td>
</tr>
<tr>
<td>$\lambda_{CCF}$</td>
<td>Common-cause failure rate (FIT)</td>
</tr>
<tr>
<td>$\mu_R$</td>
<td>Repair rate (1/h)</td>
</tr>
</tbody>
</table>

The data used are intended as examples only in order to investigate the behavior of the platforms qualitatively and quantitatively. These data do not reflect the parameters of an existing platform and have of course to be adapted for each specific design.

Backup systems are commonly designed according to significantly lower integrity requirements than corresponding primary systems. Therefore we assume a higher failure rate and a lower diagnostic coverage for the limp-home controller compared to the primary controller.

Additionally to the failure rate and the diagnostic coverage of each controller, we consider a common-cause failure rate that is one order of magnitude lower

$^2$ FIT: Failure in Time ($1/10^{-9}$h)
than the failure rate of the primary controller and a repair rate of once per day for each computing platform (we show in the appendix that lower repair rates lead to higher relative improvement of the considered platform properties).

Due to the processor redundancy in the primary controller of platform 1, we assume a higher failure rate \( \lambda_{PC} \) for platform 1 than for platform 2. It might be counterintuitive that the failure rate of the hardware-redundant controller (primary controller of platform 1) is two times the failure rate of the self-checked single controller (primary controller of platform 2). However, note that the failure rates of the redundant hardware modules in platform 1 are independent, and that the failure of one module leads to the failure of the whole controller. Therefore, adding such redundancy increases fault coverage but at the same time decreases MTTF.

Moreover, the diversity between the primary and the limp-home controller is higher in platform 2 than in platform 1. Additionally to the software diversity due to software-implemented fault tolerance, the hardware independence of the fault detection mechanism in platform 2 allows to use different commodity processors with high hardware diversity (e.g., from different manufacturers). "The diversity provides effective coverage for common cause failures and systematic failures", according to ISO26262 [12]. Hence we consider a lower common-cause failure rate for platform 2 than for platform 1.

### 4.3 Properties

To compare both platforms we evaluate 3 properties:

- **Availability**: “readiness for correct service” according to [13]. In our case, it is the probability that the computing platform is working correctly at an operation time \( T \). The computing platform is considered available if at least one of the controllers, the primary or the limp-home, is working correctly: State “available” = State “intact” OR State “degraded”.

- **Duration of limp-home mode**: expected time where the limp-home controller is taking control after an operation time \( T \). We expect that only a reduced functionality is provided within the limp-home mode; therefore this property is significant for customer satisfaction.

- **Number of repairs**: Expected repairs after an operation time \( T \).

### 4.4 Results of the stochastic model checking with PRISM

Figure 8 shows the same “intact”-probability for both platforms (the graphs of Platform1\_Intact and Platform2\_Intact are overlapping). This behavior is due to the low failure rate and the high repair rate considered in the model (see the sensitivity analysis in Appendix). Instead, the “degraded”-probability is higher for platform 2 and the “fail”-probability is lower. In sum the availability of platform 2 is significantly higher than the availability of platform 1, especially at high operation times (Figure 9).
Regarding the duration of the limp-home mode (Figure 10) and the number of repairs (Figure 11) after an operation time T, clear improvements can be observed when moving from platform 1 to platform 2. These improvements result mainly from the lower failure rate of the primary controller of platform 1.

4.5 Recovery from transient faults

Up until now our model considers all hardware failures of the same type irrevocably leading to a failure of the primary controller.
Next we introduce a refined model that distinguishes between two types of errors: transient (soft) and permanent (hard) ones.

Execution errors can be caused by permanent or transient faults. In the case of transient faults, to re-start the incorrectly executed software generally allows to recover with a high probability. A backward recovery (Figure 13) is easier, faster, and more efficient when the underlying fault detection is performed in the application software rather than on the hardware level. A recovery mechanism building on a lock-step architecture (platform 1) for example requires a much higher development effort. In the following we propose to implement the recovery mechanism on the primary controller of platform 2 and call the new computing platform “platform 3” (Figure 12).

To model and evaluate the platform 3, we expand the states of the primary controller as follows:

3: Operational
2: Failed detected transient
1: Failed detected permanent
0: Failed undetected

Furthermore, a distribution of permanent and transient faults is introduced as well as a recovery rate from transient faults. The new parameters are defined in Table 2. The other parameters are the same as for platform 2.

Fig. 14. Markov model of computing platform 3.

<table>
<thead>
<tr>
<th>Parameters</th>
<th>PermPC</th>
<th>TransPC</th>
<th>µRe</th>
</tr>
</thead>
<tbody>
<tr>
<td>Platform 3</td>
<td>10 90</td>
<td>1</td>
<td></td>
</tr>
<tr>
<td>PermPC</td>
<td>Permanent failure fraction of primary controller (%)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>TransPC</td>
<td>Transient failure fraction of primary controller (%)</td>
<td></td>
<td></td>
</tr>
<tr>
<td>µRe</td>
<td>Recovery rate (1/h)</td>
<td></td>
<td></td>
</tr>
</tbody>
</table>

Surprisingly, the availability of the control system is not improved by the recovery mechanism (Figures 15 and 16). The reason for this lies in the high repair rate considered in the model (see sensitivity analysis in the appendix).
However, again significant improvements are observed regarding the duration of the limp-home mode and the expected number of repairs (Figures 17 and 18).

![Fig. 15. Probability of each state of each platform at an operation time T.](image1)

![Fig. 16. Availability of each platform at an operation time T.](image2)

![Fig. 17. Duration of limp-home mode after an operation time T.](image3)

![Fig. 18. Expected number of repairs after an operation time T.](image4)

### 4.6 Interpretation of the results

To better illustrate the results of the stochastic model checking, we consider a fleet of 100,000 vehicles with an average operation time of 1 hour per vehicle per day (valid assumption according to ISO26262 [12]). This leads to an operation time of 100,000 hours per day for the complete fleet. Considering Figure 18 we expect a number of repairs of 2, 1.75 or 1.5 per day when respectively platform 1, 2 or 3 is used. This means a saving of repair costs up to 25% for platform 3 compared to platform 1. This improvement becomes more significant when future vehicles are equipped with a plurality of such systems.

A similar improvement can be pointed on the availability. Considering an unavailability probability of 0.75 after 100,000 hours of operation (Figure 17), 7.5 vehicles will not be available every day due to a failure of one of the computing platforms. This number can be reduced to 5 by a single-processor safety concept instead of processor redundancy.

In the following we introduce Software Coded Processing (SCP) as an adequate single-processor safety technique that enables a high detection of hardware faults at an acceptable computing overhead.
Software Coded Processing

5.1 Theory about software coded processing

Software coded processing is a pure software-based fault-tolerant approach to detect and possibly recover from hardware errors such as bit-flips and stuck-at faults. At the heart of it lies the idea of information redundancy: all data is augmented with additional, redundant bits and an error can be detected by checking against these bits.

The most well-known encodings are parity bits and Error Correcting Codes (ECC). However, they were introduced for data transmission, e.g., TCP/IP packet transmission in the Internet, but not for data processing. If, say, an addition is to be performed on two ECC-encoded integers, then both integers have to be decoded first, an addition is done, and the result is again ECC-encoded.

As such, a handful of arithmetic encodings also referred to as Software Coded Processing (SCP) techniques were developed. Among them are residue codes, AN-encodings, and \( \Delta \)-encoding. The first two were introduced in the 1960s [15], [16] and are successfully implemented in hardware and software nowadays [17], [18], [19]. These techniques share a common feature of producing encoded results from encoded inputs without any interim decoding; this enables fault tolerance, since at any point in time a hardware error can affect only an encoded value, which is easily detected by a following check.

Consider a straightforward idea of AN-encoding [20]: each integer variable is multiplied by some predefined constant \( A \). This multiplication increases the number of bits to represent the variable and also “stretches” the domain of possible values. Assume an original 2-bit domain of values 0, 1, 2, 3 and an \( A = 7 \). Encoding a variable \( x \) transforms an original domain to a 5-bit encoded domain with only possibly correct values in the set 0, 7, 14, 21. Values from this set are called code words (note that they are multiples of \( A \)), whereas all other 5-bit values 1-6, 8-13, 15-20, 22-31 are considered invalid words. Now if we observe a value of say 23 in the encoded variable \( x_e \), this can only happen due to a hardware error.

In short, AN-encoding provides the following 3 basic operations:

(a) encoding \( x_e = x \times A \)
(b) decoding \( x = x_e / A \)
(c) checking \( x_e \mod A = 0 \)

Moreover, it is easy to see that other arithmetic operations such as addition, subtraction, comparisons, multiplication can be mapped to work on encoded values. For example, an addition of two encoded values results in an encoded value:

\[ z_e = x_e + y_e = A \times (x + y) = A \times z \]

Not all operations can be easily performed on AN-encoded values. For example, bitwise XOR, AND, OR, shifts and division are notoriously difficult to reproduce in AN-encoding. Another important disadvantage of AN-encoding is its expensive decoding operation division, which requires many cycles even on modern CPUs. To overcome these problems, \( \Delta \)-encoding has been introduced [21].
5.2 \(\Delta\)-encoding

\(\Delta\)-encoding is a combination of AN-codes and instruction-level duplication [22], [23]. The general idea is to have not one, but two constants \(A1\) and \(A2\) and duplicate all program flow including all program variables and all program operations. In comparison to AN-encoding, \(\Delta\)-encoding has the following advantages. Firstly, a clever choice of \(A1\) and \(A2\) enables fast and operation-diverse checking and decoding operations. Secondly, bitwise operations can now be performed on decoded values, and fault tolerance is still provided by the fact that a hardware error cannot corrupt both copies. In comparison to instruction-duplication approaches [22], [23], \(\Delta\)-encoding detects not only transient (soft) hardware errors, but also intermittent and permanent (hard) ones. To this end, \(\Delta\)-encoding provides very high fault detection guarantees at moderate performance costs. More details can be found in [21].

In the following, we concentrate on \(\Delta\)-encoding, its costs, and gains.

5.3 Evaluation of \(\Delta\)-encoding

Previous work on \(\Delta\)-encoding [21] indicates fault coverage of 99.997% and performance overheads of 2-4x. These results were produced on a diverse set of benchmarks imitating programs typical for embedded domain. To evaluate \(\Delta\)-encoding in a real-world environment, we applied it to a clutch-by-wire [24] program. The evaluation was held on an Intel Xeon CPU E5-2683 v3 @ 2.00GHz with Intel Haswell micro-architecture. The program was compiled using gcc with all optimizations enabled.

The results are as follows: \(\Delta\)-encoded clutch-by-wire showed normalized runtimes of 2.45x in comparison to unmodified native version. In terms of fault coverage, \(\Delta\)-encoding detected 100% of transient faults, 99.9% of intermittent faults (10 faults went undetected) and 99.98% of permanent faults (2 faults went undetected). Notice that we injected 10,000 faults for each experiment, and the native version exhibited 5,828, 1,873, and 2,507 data corruptions respectively.

We conclude that \(\Delta\)-encoding drastically reduced the number of data corruptions up to 3 orders of magnitude in case of permanents and increased fault coverage from \(\sim 50\%\) to 100% in case of transients at the moderate cost of \(\sim 2.5x\) performance slowdown. We find these results encouraging and proving the applicability of software coded processing techniques in the field of embedded automotive systems.

6 Related work

RACE: A centralized fail-operational platform computer for automotive applications

The increasing amount of automotive complex functionalities up to highly and fully automated driving results in dependability and expandability requirements
on the E/E-architecture. Such architecture is proposed in the RACE\textsuperscript{3} project [25], [26]. The fail-operational centralized platform consists of a redundant communication infrastructure based on a switched Ethernet topology, redundant power supply, and redundant high performance multi-core controllers. The centralized platform computer (Figure 19) is composed from two or more homogeneous duplex control computers (DCC). In order to guarantee fail-safe behavior, a DCC has two execution lanes that monitor input and output data mutually. In case an error occurs their results are discarded. Fail-operational behavior is guaranteed by a second DCC, which takes over the control tasks in case the first DCC has failed.

\begin{figure}[h]
\centering
\includegraphics[width=\textwidth]{fig19}
\caption{The logical topology of the RACE centralized computing platform [26].}
\end{figure}

Figure 19 shows a snapshot of the communication from DCC1 to DCC2 and DCC3. The redundant data exchange as showed in Figure 19 is used to detect failures of a sending lane immediately. Therefore each lane of DCC1 sends out its data (control data, application status, and platform status) cyclically to DCCs 2 and 3. As long as DCC1 is fault-free, the output data of DCC lane A and lane B are identical. In case of disparity, the receiver can immediately detect the failure and discard the received data. After a well-defined confirmation time, a fault is indicated and a system reconfiguration is initiated.

Moreover, each line of a DCC sends its output data to its neighboring lane within the same DCC. Each lane monitors its opposite lane and may passivate itself, and thus the DCC, in case of inequality. DCCs are recognized as passive if at most one lane keeps sending data; proper operation of the remaining platform is not endangered because only consistent DCC output is processed and all nodes unanimously identify the failed DCC.

In summary, the proposed platform ensures integrity and availability of the computing and communication hardware by using duo-duplex redundancy to detect and isolate faulty DCCs and to provide a second DCC (slave) to guarantee availability. If an application is configured to run redundantly, it is executed on two lanes of a DCC to ensure integrity. A slave DCC can be configured as hot-standby to ensure fail-operational behavior.

\textsuperscript{3} Robust and Reliant Automotive Computing Environment for Future eCars, http://www.projekt-race.de/
Due to redundancy of computing and communication, the costs of the proposed architecture are high. Moreover, the centralized platform requires a significantly high communication and monitoring overhead. In order to avoid false positives, the parallel software execution must be deterministic. This leads to a high synchronization overhead and to a slowing of the execution. In contrast, an important benefit of the proposed fail-operational architecture with software-implemented fault tolerance is that it supports non-determinism in distributed multi-core executions, by virtue of single processing and subsequent fault detection without comparison. Furthermore, the hardware homogeneity of the lanes in the RACE approach does not allow the detection of systematic hardware faults which restricts the choice of processors to those complying with ISO26262 or requires costly additional measures like software diversity.

7 Conclusion

In this paper we proposed a fail-operational computing architecture based on a self-monitored primary controller and a limp-home controller ensuring a reliable take-over when the primary controller fails. For a cost-efficient, future-proof and hardware-independent self-monitoring of the primary processing, we recommended software-implemented fault tolerance, as it enables the use of low-priced and high-performance commodity processors for automotive applications. Apart from that, we showed per stochastic model checking significant benefits on availability and repair costs of the computing system when fault detection and recovery are implemented in software on the primary controller instead of common replicated execution on redundant cores. The key technique for the proposed safety architecture is a combination of software coded processing and instruction-level replication (Δ-encoding) allowing to reach a very high diagnostic coverage of hardware faults at a moderate performance overhead.

References

8. Kwiatkowska, M., Norman, G., Parker, D.: Stochastic Model Checking. School of Computer Science, University of Birmingham Edgbaston, Birmingham B15 2TT
10. PRISM - Probabilistic Symbolic Model Checker. www.prismmodelchecker.org
Appendix: Sensitivity analysis

To understand the sensitivity of the measured properties to the failure rate and the repair rate of the computing platform, we vary one of these parameters (see Tables 3 and 4) by keeping the rest of the specification unchanged.

Part 1 - Sensitivity of the “intact”-probability to the parameters failure rate and repair rate (platform 1 vs. 2)

The improvement reached by platform 2 compared to platform 1 regarding the probability of the state “intact” is more significant at high failure rates (Figure 20) and low repair rates (Figure 21). At low failure rates or high repair rates, the probability of the state “intact” is almost identical between platform 1 and platform 2.

![Fig. 20. Impact of the failure rate of the primary controller on the “intact”-probability.](image1)

![Fig. 21. Impact of the repair rate on the “intact”-probability.](image2)

<table>
<thead>
<tr>
<th>Table 3. Variation of failure rate $\lambda$.</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\lambda_1$</td>
</tr>
<tr>
<td>1000</td>
</tr>
</tbody>
</table>

<table>
<thead>
<tr>
<th>Table 4. Variation of repair rate $\mu$.</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\mu_1$</td>
</tr>
<tr>
<td>$1/24$</td>
</tr>
</tbody>
</table>
Part 2 - Sensitivity of the availability to the parameters failure rate and repair rate (platform 2 vs. 3)

The improvement reached by platform 3 compared to platform 2 regarding the availability of the computing platform is almost independent from the failure rate of the primary controller. The improvement is actually negligible at high as well as at low failure rates (Figure 22). However, Figure 23 shows a clear availability improvement at low repair rates.

**Fig. 22.** Impact of the failure rate of the primary controller on the availability of the computing platform.

**Fig. 23.** Impact of the repair rate on the availability of the computing platform.
A Formal Approach to Multi-UAV Route Validation

Toby Wilkinson**, Michael Butler, Martin Paxton, and Xanthippe Waldron

University of Southampton, UK
{stw08r, mjb}@ecs.soton.ac.uk
TEKEVER Ltd, UK
{martin.paxton, xanthippe.waldron}@tekever.com

Abstract. We present ongoing work to apply Event-B to the validation of routes for an Unmanned Aircraft System consisting of a Ground Control Station and two or more UAVs. We extend the mathematical language of Event-B to include a theory of continuous paths in 3-D Euclidean space that allows important safety properties describing the safe separation of UAVs to be formalised in a natural manner. Refinement of the model allows a mathematically verified route validator algorithm to be systematically derived.

Keywords: Event-B, Autonomous Systems, Verification.

1 Introduction

The capabilities of Unmanned Aircraft Systems (UAS) are rapidly increasing, but this makes the task of demonstrating that such systems are safe increasingly difficult. This difficulty manifests itself in two ways; the inherent complexity of the systems themselves, and the compressed timescales under which these systems are developed.

To address these issues engineers need better ways to capture and analyse the system requirements, and better ways for building modular systems, in which the verification evidence for individual components can be combined to provide verification evidence for the system as a whole. DO-178C [7] opens the door to the use of formal methods in the certification of civil aircraft, and this approach is also applicable to the development of Unmanned Aircraft Systems.

An emerging scenario is for a single UAS to have multiple UAVs that collaborate to perform a collection of tasks. For such a system, even if it is deployed in

* This document is an overview of MOD sponsored research and is released to inform projects that include safety-critical or safety-related software. The information contained in this document should not be interpreted as representing the views of the MOD, nor should it be assumed that it reflects any current or future MOD policy. The information cannot supersede any statutory or contractual requirements or liabilities and is offered without prejudice or commitment.

** Supported by the ASUR Programme project 1014_C6_PH1_104.
segregated airspace, there is still a safety requirement that at all times the UAVs remain a safe distance apart. The routes that are assigned to the UAVs must therefore be checked to determine that they are safe. One possible architecture for such a UAS is to have a separate route validator function that checks the output of the planning function that generates the routes. The idea being that the route validator can be made simpler than the route generator, and therefore its correctness more easily shown.

In this paper we present ongoing work to demonstrate how a route validator function can be systematically derived from a natural mathematical formulation of the properties required of a set of routes (one per UAV) to be safe. We do this by extending the mathematical language of the formal method Event-B with a mathematical theory of continuous paths in 3-D Euclidean space. This allows safety properties like minimum safe separation to be naturally and clearly formalised. Then through systematic refinement the model can be refined to one yielding a mathematically verified algorithm for route validation. A key step in the refinement chain is the data refinement of the continuous path associated with each UAV with a corresponding list of waypoints. The gluing invariant then reconstructs each UAV’s route as the piecewise linear path between the waypoints. Proof obligations are generated to ensure that these paths are indeed continuous.

In a final step we aim to (manually at this stage) produce code that implements the verified algorithm.

2 Event-B

Event-B [2] is a development of the B-Method [1] that extends the scope of formal modelling to allow for reasoning at the system level. This distinguishes Event-B from traditional program verification methods like Hoare logic [5] that only allow for reasoning about the software parts of a system.

Event-B uses set theory and first-order logic as a modelling notation, and one of the key features of Event-B is the support for refinement. Through refinement a system can be represented at different levels of abstraction, and mathematical proof is used to verify the consistency between refinement levels.

The modelling approach is to construct an initial abstract model that describes the main purpose of the system, and successively refine this model to layer in other features. Each refinement step modifies or extends the model in order to introduce new functionality, or add further details of how some goal is achieved. The resulting chain of refinements facilitates abstraction since it allows us to postpone treatment of some system features to later refinement steps. Abstraction and refinement together allow us to manage system complexity.

System properties that must always remain true are defined in a model as invariants on the model variables, and Event-B defines proof obligations to ensure that the invariants are preserved by all events. The refinement of a model (usually referred to as the abstract model) by another model (referred to as the concrete model) also generates proof obligations, and these must be discharged
in order to show that any behaviour of the concrete model satisfies the abstract
behaviour. *Gluing invariants* are used to specify the relationship between the
variables of the abstract and concrete models, and give rise to proof obligations
for pairs of abstract and corresponding concrete events.

The Rodin Platform is an Eclipse-based open source IDE for Event-B that
provides effective support for refinement and mathematical proof [3]. Rodin in-
cludes automatic tools to generate the proof obligations associated with a model,
and provers that attempt to automatically discharge these obligations.

Rodin can also be extended with plug-ins that provide additional function-
ality, and these include:
1. ProB a model checker and animator [6],
2. The UML-B plug-in which supports modelling and refinement of class dia-

   grams and state machines, and translates models into Event-B [8].
3. The Theory plug-in which supports extension of the mathematical modelling
   language of Event-B, and associated proof rules for the Rodin provers [4].

3 Case Study: Multi-UAV Route Validation

Our case study is route validation for a UAS (Unmanned Aircraft System) con-
isting of a Ground Control Station (GCS) and two or more UAVs. The case
study itself is synthetic, but has been developed in conjunction with TEKEVER
Ltd 1, and is therefore representative of a real system.

In this hypothetical system, the GCS (in conjunction with the operator)
generates a route for each of the UAVs (possibly generated by some planning
algorithm based upon a set of tasks), and these are then checked by a route
validator to determine that they are safe.

The route validator must ensure that a set of routes (one per UAV) satisfy
the following safety properties:
1. Mutual deconfliction (safe separation between UAVs).
2. That the UAVs stay within airspace constraints (the segregated airspace
   assigned to the UAS and any no-fly areas).
3. That the UAVs avoid terrain and other obstacles.

The main focus in the case study will be on the first of these, the need to
maintain safe separation between UAVs.

The output from the case study will be a (manually generated) implemen-
tation of the mathematically verified route validator. TEKEVER aim to test
this implementation in one of their systems, however a complete solution will
require further development. For example, one question that would need to be
addressed is how do the new routes sit with respect to a UAV’s current position,
capabilities, and status?

1 TEKEVER is a company headquartered in Portugal, with an Aerospace, Security,
Defence and Space division focusing on the development of unmanned systems, in-
cluding UAVs. The company has a number of different UAV platform types ranging
from smaller hand-launched aircraft through to >4m wingspan multi-sensor plat-
forms that are being developed in part for maritime search and patrolling missions.
4 Our Approach

The idea behind our approach, is that through the development of domain specific mathematical theories, it is be possible to provide an environment in which complex safety properties can be easily and clearly stated. Moreover, such an environment can facilitate experimentation with different formulations of system safety properties during the requirements gathering and analysis phases of system development.

For example, in our case study two possible formal statements of the deconfliction safety property may be:

\[ \forall a, b \in U . \forall t \in \mathbb{R} . a \neq b \Rightarrow \text{min}\_sep \leq d(r_a(t), r_b(t)), \]

or

\[ \forall a, b \in U . \forall t \in \mathbb{R} . a \neq b \Rightarrow \forall t_a, t_b \in (t - \Delta t, t + \Delta t) . \text{min}\_sep \leq d(r_a(t_a), r_b(t_b)). \]

Here \( U \) is a set of UAVs, and the first statement says that for any pair \( a \) and \( b \) of distinct UAVs, and any time \( t \), then the distance between the position \( r_a(t) \) of \( a \) at time \( t \), and the position \( r_b(t) \) of \( b \), is at least \( \text{min}\_sep \).

The second statement is similar, but now allows for the fact that the UAVs may not keep to the time schedule associated with their routes, and instead may arrive early or late at any point. Here \( \Delta t \) is some fixed bound on how early or late we believe a UAV could be.

In both formulations, \( r_a: \mathbb{R} \to \mathbb{R}^3 \) is a continuous path in 3-D Euclidean space, and \( d: \mathbb{R}^3 \times \mathbb{R}^3 \to [0, \infty) \) is the usual Euclidean metric. Thus in our formalisation of the safety properties we are working with real numbers (defined axiomatically and including the least upper bound axiom) and not floating point approximations, and moreover we potentially have access to the full expressive power of continuous mathematics and the differential and integral calculus.\(^2\)

To allow the above safety properties to be directly stated in a model of the route validator we are using the Theory plug-in to extend the mathematical language of Event-B to include a theory of 3-D Euclidean space (defined as a normed real vector space with an inner product and the usual metric).

At the abstract level the routes passed to the route validator are simply arbitrary continuous paths, and safety invariants can be expressed directly as above. Then using data refinement the route associated with each UAV is replaced by a list of waypoints, pairs of position and time, where each waypoint represents the location of the UAV at the specified time. The gluing invariant for the data refinement defines how the route for each UAV can be reconstructed as a piecewise linear path between the waypoints.

We have developed within the Theory plug-in a mathematical theory of continuous paths and piecewise linear paths, and defined a mathematical function

\(^2\) The Rodin theory of real numbers currently has a definition of continuous functions, but not differentiation or integration. Adding the basic definitions would be easy (within the Theory plug-in), but to be useable all the basic theorems of a first course in real analysis would need to be included too.
that generates the piecewise linear path associated with a list of waypoints. Proof obligations were generated to show that the piecewise linear path produced by this function was indeed a continuous path, and this then established that the data refinement from routes to waypoint lists was sound.

Work is ongoing to refine the model by splitting the events into more fine-grained steps until a verified algorithm for the route validator is produced. The aim is to do this in a modular fashion so that different formulations of the safety properties can be tried, with the corresponding changes to the algorithm localised, and the re-verification (proof) effort minimised.

During the project we also aim to produce code (at this stage manually) that implements the verified algorithms, however, the modelled algorithms will be expressed in terms of genuine real variables, whereas any implementation in software will necessarily use floating point variables. There is therefore the possibility that the coded implementations could deviate from the behaviour of the mathematically verified algorithms. We hope to address this issue in future work, but it is out of scope for this project.

5 Conclusion and Future Work

The approach outlined above shows much promise for the formal development of multi-UAV route planning systems. Future work could include development of more complete specifications and algorithms for the route validator function, or the development using the Theory plug-in of a theory of floating point numbers, and further data refinement of the model from real to floating point variables.

References

7. RTCA, Inc.: DO-178C, Software Considerations in Airborne Systems and Equipment Certification (December 2011)
Towards safety analysis of ERTMS/ETCS
Level 2 in Real-Time Maude

Phillip James¹, Andrew Lawrence²,
Markus Roggenbach¹, and Monika Seisenberger¹

¹ Swansea University, UK
² Hitachi Data Systems, Poole, UK.

Abstract. ERTMS/ETCS is a European signalling, control and train
protection system. In this paper, we model and analyse this complex
system of systems, including its hybrid elements, on the design level in
Real-Time Maude. Our modelling allows us to formulate safety properties
in physical rather than in logical terms. We systematically validate our
model by simulation and error injection. Using the Real-Time Maude
model-checker, we effectively verify a number of small rail systems.

1 Introduction

The European Rail Traffic Management System (ERTMS) / European Train
Control System (ETCS) is a European signalling, control and train protection
system designed to allow for high speed travel, to increase capacity, and to
facilitate cross-border traffic movements [7]. ERTMS/ETCS is a complex system
of systems, made up by distributed components. It is specified at four different
levels, where each level defines a different use as a train control system. In our
paper we consider ERTMS/ETCS Level 2, which is characterised by continuous
communications between trains and a radio block centre.

The switch from classical railway signalling systems to ERTMS/ETCS train
control poses a number research questions for the formal methods community.
Can safety be guaranteed? Can formal methods be used to confirm that such a
switch improves capacity? Is it possible to predict capacity using formal meth-
ods? To address such questions it is necessary to develop and analyse timed or
hybrid models. ERTMS/ETCS Level 2 takes speed and braking curves of each
individual train into account. These determine the train’s breaking point well in
advance of the end of authority that the signalling system had granted to this
train. Such an approach is in contrast to classical signalling systems, which treat
all trains in the same way. Therefore, they need to be designed for worst case
braking. Consequently, in formal safety analysis, such traditional systems can be
treated on a purely logical level, ignoring the aspect of time – see, e.g., [9, 10].

An ERTMS/ETCS system consists of a controller, an interlocking (a spe-
cialised computer that determines if a request from the controller is “safe”), a
radio block centre, track equipment, and a number of trains. While the ERTM-
S/ETCS standard details the interactions between trains and track equipment
(e.g., in order to obtain concise train position information) and radio block centre and trains (e.g., to hand out movement authorities), the details of how controller, interlocking and radio block centre interact with each other are left to the suppliers of signalling solutions such as our industrial partner Siemens Rail Automation UK. In this paper we work with the implementation as realised by Siemens. In the following we refer to this system simply as ERTMS.

One development step when building an ERTMS system consists of developing a so-called detailed design. Given geographical data such as a specific track layout and what routes through this track layout shall be used, the detailed design adds a number of tables that determine the location specific behaviour of interlocking and radio block centre. The objective of our modelling is to provide a formal argument that a given detailed design is safe. Here we focus on collision freedom, though our model is extensible for dealing with further safety properties, and possibly also with performance analysis.

We base our modelling approach on Real-Time Maude, which is a language and tool supporting the formal object-oriented specification and analysis of real-time and hybrid systems. To the best of our knowledge, this is the first time Maude or Real-Time Maude has been used in the train domain. In order to obtain a faithful model of ERTMS/ETCS level 2 on the design level, we follow a systematic approach, established by the Swansea Railway Verification Group.

This paper extends our location-specific modelling presented in [12] to a generic and far more detailed modelling. It is organised as follows. First, we introduce the ERTMS Level 2 standard, and briefly discuss high level safety properties for ERTMS. Then, we give a short presentation of Real-Time Maude with a focus on standard specification techniques for hybrid systems. In Section 4, we present our modelling of ERTMS in Real-Time Maude, discussing each component in detail. In Section 5, we validate our model by simulation and error injection. Finally, we present model checking results and put our approach in the context of related work.

2 ERTMS Level 2

ERTMS Level 2 extends classical railway signalling. To this end its location specific design\(^3\) extends the classical notion of a scheme plan by information used for the radio block centre (RBC). ERTMS safety analysis also requires train characteristics such as maximum speed, acceleration and braking curves.

2.1 Scheme Plans

A scheme plan is a well-established concept within the railway domain. Figure 1 depicts such a scheme plan for a pass-through station. It comprises of a track plan, a control table, release tables and RBC tables. The track plan provides the topological information for the station. It consists of 8 tracks (e.g., BC) each with

\(^3\) We focus here on one ERTMS/ETCS system controlling a single, geographic region.
ERTMS/ETCS Level 2 in Real-Time Maude

A topological route is a piece of railway on which a train can travel, (typically) between two marker boards (e.g., from MB1 to MB2). The control table describes under which conditions a route can be set. For example, a train can only proceed on route 1A when point P1 is in normal (straight) position and tracks AA, AB and AC are clear, i.e., currently not occupied by any train. The release tables is used to implement sequential release, a technique to improve capacity. Release tables describes when a point is again free to move after being locked for a particular route. For example, when sending a train on route 1A, point P1 is free to move already, when this train has reached track AC. This allows to send another train on route 1B before the first train has reached track AD and thus completely left route 1A. Finally, the RBC tables are used for calculations within the RBC.

We consider open scheme plans with entry and exit tracks only. Furthermore, we assume that marker boards are placed at the end of tracks, and that the speed limit is the same for all tracks.

2.2 ERTMS System Architecture

Once a scheme plan has been designed, a number of control systems are implemented based around it. In the following we identify the entities of ERTMS, describe their abstract behaviour and determine the abstract information flow between them in line with the design by Siemens Rail UK, see Figure 2.

The controller (manual or computerised) is responsible for controlling the flow of trains through the railway network. The controller completes this task by sending “route request” messages to the interlocking. These route requests are dependent upon elements such as the current timetable to be adhered to

---

Fig. 1: Scheme Plan for a pass-through station.

---

4 It is a design decision whether a topological route appears in the control table. The routes in the table are those available for use by trains.
and details on congestion within the network. For simplicity, we abstract from “route cancel” and “acknowledgement” messages.

The interlocking is responsible for setting and granting requested routes. Once the controller has requested a route, the interlocking will use information on current track occupation and point settings (from the track equipment) to determine if it is safe for the requested route to be set. Whether a route can be set or not is computed in a process based upon the conditions stipulated by the control table, see Figure 1. Once the interlocking has checked that all points on the route are free to move or already in the right position, it will send a “route available” message to the RBC (Radio Block Centre). This informs the RBC that the route is free for use, however it is not yet reserved for a train. The RBC initiates the process of locking a route for a particular train by sending a “request to proceed” message to the interlocking. On receiving this message, the interlocking will then ensure that, based on the control table, all tracks for the route are free and that the points are indeed locked in the required positions. Once this step is completed, the interlocking sends a “proceed” message to the RBC indicating that a train can use the route.

The RBC’s main responsibility is to take the route information presented by the interlocking and use it to manage the movement of trains across geographic positions on the railway. To do this, the RBC and trains use the notion of a movement authority. A movement authority is an area of geographical railway that a train is permitted to move within. The furthest point along the railway to which a train is permitted to move is indicated by a point known as the end of authority (EoA) which is given to a train by the RBC. As a train moves across the railway network, it uses beacons on the track to continually calculate its position. When it is nearing its EoA, it makes a new “movement authority request” to the RBC indicating that it would like its movement authority to be extended. After receiving this request, the RBC will map the physical location of the train to an available continuation route that has been presented to it by the interlocking. This calculation is performed based on a look-up table designed as part of the RBC for a scheme plan, an example of such a table is provided in Figure 1. It will then issue a “request to proceed” message to the interlocking for this route. Once the RBC has received a “proceed” message from the interlocking, it will compute, based on the route that has been granted, a new EoA for the train. Again, this information is provided by a look-up table, see Figure 1. This new EoA is then finally sent as a “movement authority” message to the train.

With regards to trains, their behaviour is parameterised by maximum speed, acceleration and braking curves. We make a maximum progress assumption for trains, i.e., trains are running as fast and as far as possible. Namely, if a train has a movement authority beyond its current position it will accelerate towards its maximum speed. When the maximum speed is reached, the train will continue to travel at this speed. Whilst accelerating or travelling at maximum speed the train

---

5 At this point, there should be maximally one route available that matches a particular train. This is ensured by the requests from the controller and also the ability of the interlocking to deny requests for conflicting routes.
ERTMS/ETCS Level 2 in Real-Time Maude will start braking at the last possible time in order not to overrun its EoA. Trains are guided by the track layout, respecting the positions to which the interlocking has set points. As trains move along the track, track equipment senses track occupation and reports it to the interlocking. We assume that *track equipment* (points, track circuits, beacons etc.) functions correctly and that points move instantaneously. This is justified as our verification aim is to establish correctness of the location and train specific design parameters for a ERTMS system for a single geographic region. Therefore, we refrain from modelling track equipment.

![ERTMS control architecture.](image)

**2.3 Safety Conditions**

In the context of ERTMS, several high level safety conditions have been discussed such as collision freedom or derailment on a point. In this paper, we focus on collision freedom, i.e., excluding the possibility that two trains collide. In the context of classical signalling systems, this property usually is formulated logically, e.g., we verify that there are never two trains on the same track [9]. In contrast, for ERTMS we rather consider the physical invariant: the distance between trains never falls below a minimum threshold.

**3 Maude/Real-Time Maude**

The Maude system [5] is a multi-purpose tool with support for executable specification, simulation and verification. Its wide range of capabilities made us to favour Maude. Particularly, we are interested in the Maude LTL Model Checker [6]. Real Time Maude [13] is an extension of Maude containing specific support enabling the modelling and verification real-time systems.

Object-based systems can be modelled as multisets of objects and messages where the messages define the communication between the objects and typically trigger actions of the objects. A class $C$ with attributes of $a_1$ to $a_n$ of sort
Sort_1 to Sort_n, and an object O with attribute values v_1 to v_n of class C are written as, respectively

```
class C | a_1 : Sort_1, ... , a_n : Sort_n .
< O : C | a_1 : v_1, ... , a_n : v_n > .
```

Objects declared together with messages

```
msgs M_1 ... M_k : Sort_1 ... Sort_n -> Msg .
```

form a multiset of the sort Configuration, a subsort of Maude’s built-in sort System, using __ for multiset union.

```
sorts Object Msg Configuration .
subsort Object Msg < Configuration .
op __ : Configuration Configuration -> Configuration [ctor] .
```

A real-time specification [13] consists of a sort Time (in our case PosRat), the constructor { } : System -> Globalsystem with the meaning that {t} represents the whole system (and does not appear as an argument to another function - as is marked by using the independent type Globalsystem), instantaneous rewrite rules, and a so-called tick rule that defines how time elapses. As [17], we use the operators delta and mte in order to define the effect of time elapse on a configuration, and of the maximal possible time elapse, resp.

```
op delta : Configuration Time -> Configuration [frozen (1)] .
op mte : Configuration -> TimeInf [frozen (1)] .
```

Here, TimeInf is the sort Time enriched with an infinity element Inf. These two functions are distributed over objects and messages, i.e., each object has the same time available, and as the maximal time elapse for a message has value 0, time can only progress once all messages are consumed.

```
vars CON1 CON2 : NeConfiguration . var R : Time .
eq delta(none, R) = none .
eq delta(CON1 CON2, R) = delta(CON1,R) delta(CON2,R) .
eq mte(none) = INF .
eq mte(CON1 CON2) = min(mte(CON1),mte(CON2)) .
```

The argument R of type Time is determined by the tick rule

```
crl [tick] : {CURRENT} => {delta(CURRENT,R)} in time R
if R <= mte(CURRENT) [nonexec] .
```

The default tick time is defined by

```
(set tick def 1 .)
```

This means we look at the configuration either at each time step, or more often in the case that some event occurs, for a justification see e.g. [15].

### 4 Modelling ERTMS in Maude

To the best of our knowledge, our modelling of ERTMS is the first one comprising all ERTMS subsystems required for the control cycle in ERTMS/ETCS
ERTMS/ETCS Level 2 in Real-Time Maude

Application Level 2, c.f. Figure 6 in the ERTMS/ETCS System Requirements Specification [2]. For simplicity, we consider only uni-directional rail yards, as these exhibit many of the components of bi-directional rail yards, but are of a lower complexity with regards to the number of routes required within the model. Also, we make the standard assumption that trains have no length. This is the typical abstraction when one deals with trains whose length is shorter than any track length in the given scheme plan. For a detailed discussion of the topic see, e.g., our publication discussing train length [10].

In the following, we provide an overview of our model: first we discuss the static data types; then we look at the instantaneously reacting sub-systems, i.e., controller, interlocking, and RBC; next, we describe how we capture train behaviour, which requires differential equations describing motion; finally, we address how to express collision-freedom. We note that our model is generic, with only location specific data as a parameter. This location specific data has been encoded manually, however this process could be automated within OnTrack [11].

4.1 Datatypes: Location Specific Data and Messages

We model the rail topology as a connected collection of tracks, points, and routes and provide a systematic translation into Maude. For the example given in Figure 1, the location specific data Maude is encoded as follows:

| sort RouteName . ops RouteName1A ... : -> RouteName . |
| sort Track . ops AA AB AC ... : -> Track . |
| sort Point . ops P1 P2 : -> Point . |

The connection between tracks is given by a next function. If the track under discussion is a point, as, e.g., track AB, it has two potential successors, namely AC and BC, depending on the current setting of the point.

| op next : Track PointPos -> Track . var PPos : PointPos . |
| eq next(AA,normal) = AB . |
| eq next(AB,normal) = AC . eq next(AB,reverse) = BC . |

The various tables (clear and release tables for the scheme plan, the tables of the RBC) are encoded by defining a function for each column. A typical example is the “Clear Tracks” column of the control table in Figure 1:

| op clearTracks : RouteName -> SetOfTracks . |
| eq clearTracks(RouteName1A) = (AA, AB, AC) . |
| ... |
| eq clearTracks(RouteName4) = empty . |

The ERTMS components exchange a number of messages, see Figure 2. As we are dealing with a single geographic region, controller, interlocking, and RBC are unique. Thus, for most messages no object identifier is needed:

| msgs routerequest, proceedrequest, ... : RouteName -> Msg . |

6 The models are available at: http://www.cs.swan.ac.uk/~csmarkus/ProcessesAndData/Models
7 Compared to the given control table, we add RouteName4 to cover the exit track.
This is in contrast to messages involving trains. For instance, the message
\[ \text{msg grant : Oid Nat} \rightarrow \text{Msg} . \]
grants a movement authority (encoded as a natural number, determining the
position to which the train is allowed to travel) to a specific train with an object
identifier of type \text{Oid}. Messages are urgent, i.e., their processing time is 0:
\[ \text{eq mte(M:Msg)} = 0 . \]

4.2 Instantaneously Reacting Sub-Systems

The processing time of controller, interlocking, and RBC is negligible compared
to the time that it takes a train to pass a track. Thus, in our modelling we assume
that these three components react instantaneously. In Maude this is expressed
by saying that these components do not pose any time constraints. Here, written
for the controller:
\[ \text{eq mte(< O1 : Controller | >)} = \text{INF} . \]

Controller. An ERTMS controller issues route requests. For a general safety
analysis, a \textit{random controller} that can make any order of route requests should
be considered:
\[
\begin{align*}
\text{op randomRoute} : & \rightarrow \text{RouteName} . \\
\text{rl randomRoute} \Rightarrow & \text{RouteName1A} . \\
\text{rl randomRoute} \Rightarrow & \text{RouteName4} . 
\end{align*}
\]
However, it is also possible to perform safety analysis relatively to a specific
strategy, e.g., a \textit{round-robin controller} that requests routes as follows – 1A first,
followed by 1B, until route 4, starting over with 1A again:
\[ \text{eq routeOrder} = (\text{RouteName1A} : \text{RouteName1B} : \ldots : \text{RouteName4}) . \]

Yet another parameter are the times at which the controller makes route re-
quests. For both controllers we work with a constant frequency.

Interlocking. In rail control systems, the interlocking provides a safety layer
between controller and track. To this end, it monitors the physical rail yard (\text{occ}
says which tracks are currently occupied, \text{pointPositions} says for each point
if it is in normal or in reverse position), manages locks (\text{pointslocked} says if
a point is currently locked by a route), and stores which routes are currently set
(\text{routeset}): 
\[
\begin{align*}
\text{class Inter} \mid \text{routeset} : & \text{MapRouteName2Bool}, \\
\text{pointslocked} : & \text{MapPoint2Bool}, \\
\text{occ} : & \text{MapTrack2Bool}, \\
\text{pointPositions} : & \text{MapPoint2PointPos} . 
\end{align*}
\]

The interlocking is a passive component, i.e., only upon receiving a message
it possibly changes its state and/or sends a message. A typical rule for preserving
safety is the following:
A route request by the controller is ignored in case that the tracks specified in the clear table for route RN1 are occupied or the points of route RN1 are locked in different positions.

**RBC.** The RBC mediates between requests from the trains to extend their movement authorities and the successful route requests by the controller. To this end it reconciles two different views on the rail yard: trains use continuous data to represent their position (in our model the distance from the leftmost point of the rail yard); the interlocking uses discrete data (track occupation, set routes, point positions) in its logic. In our model, we take a rather simplified and also abstract view on the challenges involved. We make the assumption that trains request a new movement authority only on the track on which their current authority ends. Furthermore, we abstract the mapping between continuous and discrete data to the two tables presented in Figure 1.

In our model, the RBC only holds information on successful route requests (in availableRoutes) and for which trains (characterised by their Oid) it currently has an open “request to proceed” (in designatedRoutes):

```maude
crl routerequest(RN1)
< O : Inter | routeset : MAPRNB1,
occ : MAPTE1, pointsllocked : MAPPB3 >
=> < O : Inter | > if (not checkClear(RN1, MAPTB1)) or
pointsLocked(RN1, MAPPB3) .
```

Also, the RBC is a passive system component. A typical reaction is the following: When the interlocking sends a “proceed message” for a route RN, the RBC sends a new “end of authority” to the train and removes the corresponding request from its internal state.

```maude
eq proceedgrant(RN) < O2 : RBC | designatedRoutes : TRN >
= magrant(getTrain(RN, TRN), endOfAuthority(RN))
< O2 : RBC | designatedRoutes : removeRoute(_,_) > .
```

4.3 Trains

The Train class is the only time dependent entity in our model. It is designed as an automaton with four states stop, acc for accelerating, cons for constant speed, and brake. There are transitions stop → acc → cons → brake, and acc → brake and vice versa. In addition, it has fields representing the current distance (relative to a given reference point 0), speed, acceleration, movement authority (relative to 0), maximum speed, and the current track segment.

```maude
class Train | state : TrainState, dist : NNegRat,
speed : NNegRat, ac : NNegRat, ma : NNegRat,
tseg : Track, maxspeed : NNegRat .
```

We assume that acceleration is linear, and – apart from Scenario 3 in Section 5.2 – use a value of 1 for both acceleration and deceleration. Trains move
according to Newton’s laws, i.e., if at time 0 a train is at DT with speed S and acceleration A, then the speed at time R is S + A * R and the location is DT + S * R + A * R * R / 2. Its braking distance \( bd(S, A) \) is \( S * S / 2 * A \). In the following we show the rule for a train in the accelerating state.

\[
\text{crl [acc]}:
< O1 : \text{Inter} | \text{pointPositions} : \text{PointSettings} > \\
\delta (< O : \text{Train} | \text{state} : \text{acc}, \text{dist} : \text{DT}, \text{speed} : \text{S}, \text{ac} : \text{A}, \text{ma} : \text{MA}, \text{tseg} : \text{AN}, \text{maxspeed} : \text{MAX} >, R) \\
=> \\
< O1 : \text{Inter} | \text{pointPositions} : \text{PointSettings} > \\
\text{trackseg}(\text{PointSettings}, < O : \text{Train} | \text{state} : \text{if} (S + A * R == \text{MAX}) \\
\text{then cons} \\
\text{else (if R == mteMA(DT, S, A, MA)} \\
\text{then brake} \\
\text{else acc fi) fi}, \\
\text{dist} : \text{DT} + S * R + R * R * A * (1/2), \\
\text{speed} : S + A * R > ) \text{ if not AN == Exit} .
\]

The rule takes as argument a train object and a time R and computes its new configuration after time R. It is sufficient to list those attributes that are updated, here speed, location, and, possibly, its state. The operator trackseg takes the new location of the train and the PointSettings from the interlocking and returns a new train object. In the case that the train has entered a new track it will update the train object accordingly.

The time R is determined by the maximal time elapse which is, in the acceleration state, the minimum of the following three cases. 1) maximum speed is reached, 2) the end of a track segment is reached, 3) the distance to the movement authority is not greater than the required braking distance.

\[
\text{ceq mte} (< O : \text{Train} | \text{state} : \text{acc}, \text{dist} : \text{DT}, \text{speed} : \text{S}, \text{ac} : \text{A}, \text{ma} : \text{MA}, \text{tseg} : \text{AN}, \text{maxspeed} : \text{MAX} >) = \min((\text{MAX} \text{ monus} \text{ S}) / \text{A}, \\
((\text{endof(AN)} + 1) \text{ monus DT}) / \text{S}, \\
\text{mteMA(DT, S, A, MA)}) \text{ if S > 0} .
\]

\[
\text{eq mteMA(DT, S, A, MA) = ((\text{MA} \text{ monus} 1) \text{ monus DT} \text{ monus} \\
(S + S / (2 * A))) / (2 * S) .
\]

In case 1) we used \text{monus} for the maximum of the difference between two numbers and 0. For cases 2) and 3) the calculation of \text{mte} involves quadratic equations. From DT + S * R + A * R * R / 2 < endof (AN) + 1 we could determine R using an approximation via Newton’s method. However, since 0 < A * R * R / 2 <= A * R / 2 < 1, our assumption \text{A = 1} and as 0 < R <= 1 holds thanks to the default tick, we approximate the quadratic term either from below or from above depending on the context: in the case of entering a new track we ignore the quadratic term as we want to be on the new track already; in the case of calculating where to start braking, we bring the event slightly forward, i.e., instead of braking exactly, we start slightly too early. Both approximations are justified by the default tick. Finally, to keep the size of rational numbers under control, we determine the sampling time point with a precision of 1/1000.
4.4 Safety Condition

For classical railway signalling, we established the following finitisation theorem: if a signalling system is collision free for two trains, then it is collision free for any number of trains [9]. We conjecture that this result carries over to ERTMS and consider our ERTMS system to be safe if – within the scheme plan under consideration – two trains are always more than, say, 40m apart. Thus, we check for the invariant “no collisions”:

\[ \text{eq} \{ \text{REST} < \text{train1} : \text{Train} | \text{tseg} : \text{T1}, \text{dist} : \text{N1} > \]
\[ < \text{train2} : \text{Train} | \text{tseg} : \text{T2}, \text{dist} : \text{N2} > \}
\[ \implies \text{nocrashDistance(train1, train2)} \]
\[ = \]
\[ ( \text{not (T1 == Entry)} \land \text{not (T2 == Entry)} \land \]
\[ \text{not (T1 == Exit)} \land \text{not (T2 == Exit)} \land \]
\[ (\text{T1 == T2} \lor \text{T1 == next(T2, normal)} \lor \text{T1 == next(T2, reverse)} \lor \]
\[ \text{T2 == next(T1, normal)} \lor \text{T2 == next(T1, reverse)) } \}
\[ \implies ((\text{N2 monus N1 > 100)} \lor (\text{N1 monus N2 > 100}) \}
\]

I.e., a configuration with two objects train1 and train2 of type train models the parametrised formula nocrashDistance iff the state of the two trains objects under consideration are in the relation specified after the equal sign. Here, T1 and T2 are the tracks and N1 and N2 are the positions on which the two trains are respectively. In the formula we check that the trains are more than 100m apart, provided they are not on the Entry or Exit track, and provided they are on the same (T1 == T2) or on adjacent tracks.

The second condition is necessary as we model positions from a single reference point on the Entry track. For instance, on the track plan shown in Figure 1, we can have one train on track BC and another train on track AC, both with the same distance, though by no means colliding with each other. We note that we use the value of 100m for our invariant. This is different from the desired 40m, but necessary due to our time sampling strategy: we sample the system only once every second. Within this time, the distance between two trains can reduce by maximally 60m as we consider trains that travel at a maximum of 60m/s.

4.5 Completeness

An important question is whether our modelling is complete, that is all errors can be detected by our modelling. In [15], Olveczky and Meseguer give criteria for completeness in object oriented Real-Time Maude. Essentially, one needs to prove that the maximal time elapse function is time robust. This is clearly the case if we consider movement without acceleration. It is almost all the time the case for our modelling with acceleration, however the small shifts of the sampling points require further analysis. We expect that a weakening of Theorem 4 in [15] which takes approximation into account holds. A necessary premise for this theorem is non-zenoness for which we give the following argument.

Our modelling is non-zeno in the sense of [8] as there are no cycles in the behaviour of the automaton which allow time to converge. The argument is that any cycle will involve the accelerating state, which requires a new movement.
authority to be granted that will extend the current movement authority by at least one. This causes a minimal time elapse bounded away from zero by a fixed amount since the speed of a train is limited.

5 Validation Through Simulation and Error Injection

Here we give a number of scenarios to illustrate that our modelling is able to capture typical errors that are made when designing ERTMS subsystems. Concerning verification tools, we rely on the model checking capabilities of the Real-Time Maude Tool [16] to provide the relevant counter-examples. In carrying out the verification, our starting point is that the generic models of the interlocking, RBC and trains are correct. However, we make no assumptions about the correctness of the instantiation of our modelling with concrete Control Tables, Release Tables and RBC tables.

5.1 Simulation

We first demonstrate the behaviour of one train moving through the rail yard in Figure 1 with a start position on track AA and a movement authority of 1498. For this we use the \texttt{trew} command to execute our model up to a given time bound.

\begin{verbatim}
(trew {
  < inter1 : Inter | pointPositions : (P1 |-> normal, P2 |-> normal), ...
  < train1 : Train | state : acc, dist : 2, speed : 0, ac : 1, ma : 1498, tseg : AA, maxspeed : 60 >
}
in time <= 39).
\end{verbatim}

The train accelerates until it begins to brake at the distance of 749.72m:

\begin{verbatim}
Result ClockedSystem : { < inter1 : Inter | ...
  < train1 : Train | ac : 1, dist : 1499446241/2000000, ma : 1498, maxspeed : 60, speed : 38671/1000, state : brake, tseg : AA >} in time 38671/1000
\end{verbatim}

A query one time step later shows that a movement authority request is made.

\begin{verbatim}
{marequest(train1,AA) < inter1 : ...
  < train1 : Train | speed : 37671/1000, ... >} in time 39671/1000
\end{verbatim}

Now, the system cannot progress, unless we add an RBC to our configuration.

\begin{verbatim}
(trew { < inter1 : Inter | ...
  < train1 : Train | ...
  < rbc1 : RBC | availableRoutes : empty, designatedRoutes : empty >}
in time <= 78).
\end{verbatim}

As no follow-up route is available in the RBC, the train stops at 1497.46m.

\begin{verbatim}
{< inter1 : Inter | ...
  < rbc1 : RBC | ...
  < train1 : Train | dist : 1497446241/1000000, ma : 1498, speed : 0, state : stop, tseg : AA >} in time 38671/500
\end{verbatim}

To continue, assume that we start in the configuration where the interlocking has set RouteName3 and the train has made a movement authority request.
ERTMS/ETCS Level 2 in Real-Time Maude 13

Below we see that the authority is extended to 6499m, and P2 gets locked. Time 17 is when the train crosses to track AB and can accelerate to maximum speed.

5.2 Error Injection

We now show that our modelling is able to flag errors in the design of the various ERTMS components. The following scenarios use our random controller and check the safety condition presented in Section 4.4. Furthermore, we start in a configuration with two trains, one slow (max speed 20m/s) and one fast (max speed 60m/s).

Scenario 1 – Incorrect Control Tables: We consider a scheme plan where the designer forgets to put track section AC into the various interlocking tables in Figure 1. Model checking highlights that two trains may be within 100 meters of each other, with both trains on track AC.

Scenario 2 – Incorrect RBC Tables: We consider a scheme plan where the designer incorrectly calculates an EoA of 3449m for route 1A in the RBC tables given in Figure 1. Model checking highlights that two trains may be within 100 meters with train1 overrunning onto track AD due to the incorrect EoA and train2 approaching on AC.
Scenario 3 – Incorrect Train Braking Parameters: The computation of the braking distance for a train is based on various parameters, some of which may be incorrectly entered by the driver. Hence the train’s physical braking distance may differ from the computed one. Below we consider a starting scenario where a deceleration value of 1 (hard-coded, for illustration) has been incorrectly entered for train2, whilst the physical train has a deceleration value of 8/10. The other train has correct parameters.

The incorrect parameter causes the two trains both to be on track AF within a distance of 100 meters of each other. This is due to the incorrect behaviour of train2 which overruns its movement authority thanks to its wrong braking parameter.

6 Model Checking Results

In this section we verify a number of rail yards with the Real-Time Maude Tool [16]. We check that that the invariant “no collisions”, c.f. Section 4.4, is globally true, either for all time

\[ mc \text{ initState } |=t [] \text{nocrashDistance(train1,train2) .} \]

or for 300 time steps:

\[ mc \text{ initState } |=t [] \text{nocrashDistance(train1,train2) in time } <= 300 . \]

Here, initState is as given in Section 5.2. As track plans, we consider the pass-through station shown in Figure 1 as well as some variations of it, see Figure 3. This is in order to obtain an indication of how variations in the complexity of the rail yard influence the time required for model checking.

Fig. 3: Track plans for a junction and three platform station.
We check all three track plans with manually constructed tables that we consider to be correct. In all settings the model checking confirms that these rail yard designs are collision free (within the given time-bound, if applicable). The table shows verification times\(^8\) and the number of rewrite steps for the three rail yards against the random controller and the round-robin controller (see Section 4.2). The following table presents our model checking results.

<table>
<thead>
<tr>
<th>Scheme Plan</th>
<th>Round Robin Controller</th>
<th>Random Controller</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>Unbounded</td>
<td>In Time 300</td>
</tr>
<tr>
<td>Junction</td>
<td>2.4s / 5,767,435 rewrites</td>
<td>268.3s / 208,715,358 rewrites</td>
</tr>
<tr>
<td>Pass-through Station</td>
<td>3.0s / 7,135,987 rewrites</td>
<td>439.2s / 308,629,500 rewrites</td>
</tr>
<tr>
<td>Three Platform Station</td>
<td>2.8s / 6,624,578 rewrites</td>
<td>2697.1s / 729,201,878 rewrites</td>
</tr>
</tbody>
</table>

The table shows that unbounded model checking is successful when control is restricted, e.g., to our round-robin controller. However, when using our random controller, the state space vastly increases. Thus, we provide results for up to a given time bound of 300s. Note that this time is enough to ensure that one train can travel completely through the Junction and Station scheme plan. Interestingly, the model checking times for the three platform station illustrate that train movements across particular routes are restricted by applying the round robin controller. This is due to the number of routes that share tracks and hence impose restrictions on each other when in use. This in turn means the model checking of the three station takes less time than the station when using the round robin control strategy, as there are less possible rewrites to be considered. It is future work, to consider further, more varied rail yards.

7 Related Work

ERTMS is a complex systems of systems, made up of distributed components interconnected through standard (e.g. Euroradio) and proprietary (e.g. Siemens-specific) protocols and algorithms. Our approach reflects this by covering the full control cycle between controller, interlocking, radio-block centre and trains. Our objective is to verify the location specific data of railway designs in their early development stages, accompanying a standard design process performed by signalling companies such as our industrial partner Siemens.

Our approach to cover all components is different from several verification approaches with a focus on a single component only. Vu et al. [18] provide a generic and re-configurable model of ERTMS Level 2 on the design level with the same objective that we have. They present their model as a Kripke structure and verify high-level safety properties such as head-to-head collision or derailment on a point. Their approach abstracts from trains and the RBC and presumes these components to be correctly implemented. Thus, their verification focuses on the interlocking component. Cimatti et al. [4] apply software model checking to verify the implementation level a subsystem responsible for the allocation of logical routes to trains. The software under consideration has

---

\(^{8}\) Using a PC running Xubuntu 14.04.2 with an i7 4790 @3.60Ghz and 32GB RAM.
been developed by Ansaldo-STS and is part of this company’s implementation of ERTMS Level 2. They focus on software verification of a sub-component rather than on location specific data for the whole system. Nardone et al. [14] develop a new, rail specific specification language DSTM4Rail, an extension of hierarchical state machines. They employ DSTM4Rail to the modelling of specific functionalities of the ERTMS Radio Block Centre. Overall the objective is to obtain a formal model of ERTMS requirements for system testing purposes. This work is specialised to quality assurance for one ERTMS component.

The openETCS initiative [1] sets out to provide specifications that can be used for software generation for ETCS train control components, track elements, and functionality to be integrated in track side interlocking systems. This software development follows a model-driven approach, where the methods and tools shall comply with a SIL 4 development process.

Chiappini et al. [3] work towards the formalisation and validation of the overall ERTMS/ETCS specifications. To this end, they formalise a reference subset (including Movement Authority Management and RBC/RBC Handover) of the system requirements through a set of concepts and diagrams in UML, and through additional constraints in a defined controlled natural language. This formalisation then undergoes an automatic validation check covering questions concerning consistency, scenario compatibility, and if certain properties hold. Their work puts the ERTMS/ETCS specifications themselves under scrutiny. Their methods are semi-formal.

8 Summary and Future Work

In this paper, we have modelled, validated, and verified a complex system of systems of hybrid nature. To this end, we presented an analysis of the ERTMS system, described its information flow, and provided a concise model in Real Time Maude. This model is astonishingly small: it consists of around only 1000 lines of code. We believe this is due to the advanced concepts, especially the object orientated features that Real Time Maude offers. Through simulation we have demonstrated that our model exhibits a number of expected behaviours. Furthermore, by systematic error injection, we have shown that safety in ERTMS depends on all its components. This simulation and error injection give us confidence that our model is valid. Finally, we have presented a number of model checking results that indicate that, for small rail yards, complexity of model checking of time-dependent safety properties is under control.

It is future work to explore further, more complex rail yards, including bi-directional ones. On the practical side we intend to extend our modelling with further controller strategies and more complex train progression behaviour. On the more theoretical side, we plan to investigate completeness and abstraction techniques to reduce model-checking time, including finitisation.

Acknowledgement The authors would like to thank Simon Chadwick, Siemens Rail Automation, UK, for his continued support and many helpful discussions, and Erwin R. Catesbeiana (Jr) for timely hints on how to stay on track.
References

Towards a Body of Knowledge in Formal Methods for the Railway Domain: Identification of Settled Knowledge

Stefan Gruner¹, Apurva Kumar², and Tom Maibaum³

1 Department of Computer Science, University of Pretoria, South Africa, sgruner@cs.up.ac.za
2 Department of Computing and Software, McMaster University, Canada, kumara39@mcmaster.ca
3 Department of Computing and Software, McMaster University, Canada, tom@maibaum.org

Abstract. Bodies of Knowledge (BoK) are available only in mature technical fields, in which professional practices and technical rules have been well established (i.e. ‘settled’), and are compiled for any prospective or current practitioner to refer to. By their factual establishment they also become professionally normative to a considerable extent. As a precursor to establishing a BoK it is important to determine whether or not a target domain already contains sufficient ‘settled’ knowledge, and, if yes, how such knowledge can be identified for its reproduction. In the undisputed safety-critical railway domain, formal methods have been applied for several decades in the solution of various modelling and verification problems. The application of many of those formal methods in the railway domain has also reached sufficient levels of maturity or ‘stability’ — yet no BoK for this domain has ever been compiled so far. Thus the time is ripe now to start such a project. In this paper, with regard to the necessary identification of settled knowledge, we apply the lattice-theoretical methods of Formal Concept Analysis (FCA) in order to structure and organise large amounts of relevant bibliometric data from the railway domain’s corpus of literature. In other words, we construct a formal concept lattice, the semantics of which is suitable for revealing the ‘settled’ parts of this domain. As a result of our formalised domain analysis, we provide a clear and theoretically well-grounded indication of the ‘settled’ themes and topics which any future BoK on Formal Methods in the Railway Domain ought to contain.

Keywords: Formal Methods, Railway Domain, Body of Knowledge, Settled Knowledge, Formal Concept Analysis, Semantic Lattices

1 Introduction: Motivation and Related Work

Engineering disciplines, as well as other science-based disciplines such as medicine, are characterised by high levels of standardisation and the subsequent availability of readily applicable handbook knowledge, also known as the discipline’s Body
of Knowledge (BoK). In those disciplines of engineering or applied science, a BoK handbook compiling the key concepts, terms and activities that constitute a professional domain can be found in the office of every serious practitioner [14]. One example is the Civil Engineering Body of Knowledge for the 21st Century (2008) released by the American Society of Civil Engineers.

Michael Jackson, in discussing his understanding of engineering practice based on a reading of Vincenti [19], has clarified this notion further. According to Jackson [10], an engineering handbook is not a compendium of scientific laws or fundamental principles; rather it contains a corpus of rules and procedures by which it has been found that those principles can be most easily and effectively applied to the particular design tasks established in the field. The outline design is already given, determined by the established needs and products. In chapter 11 of his standard textbook on the philosophy of science, the philosopher Mario Bunge called those rules ‘technological rules’ and clarified their relation to the ‘nomological’ and ‘nomopragmatic statements’ on which technological rules are grounded [4]: Nomological statements describe scientific facts, nomopragmatic statements describe science-based technical possibilities, and technological rules outline the adequate implementation of those possibilities. Moreover —now according to Jackson again— the methods of value for engineers are based on so-called ‘micro theories’ which describe only small and well understandable parts of an entire domain, and which are closely fitted to the tasks of developing particular well understood components of particular well-understood products within the development phases of so-called ‘normal engineering’ [10].

Formal Methods in software science and software engineering have existed at least as long as the term ‘software engineering’ itself. In many engineering-based and software-supported application areas, particularly in the railway domain [3], formal methods —as defined in further details by Formal Methods Europe (FME),4 or similar professional associations— have already reached a level of maturity amenable to the compilation a BoK. Its various methods and techniques include algebraic specification, process-algebraic modelling and verification, Petri nets, fuzzy logics, etc. The B-method, for example, has been used successfully to verify the most relevant parts of a model of the Metro underground railway system of the city of Paris (in which this FTSCS workshop is held this year). Also software tool support is already available for a variety of those formal methods, for example in the form of various model checker or SAT solver programs, such that ‘formal’ can become ‘normal’ to a large extent. The use of formal methods has also shifted from only proof-based applications to also including formal modelling of systems and their behaviour. This is an observable trend within the railway domain [6].

When we bring those above-mentioned trains of thought together, then it ‘naturally’ appears as a fundamental task of applied formal methods research to build a catalogue of such micro-methods in support of the everyday work of formal method engineers, particularly those ones who are working in the safety-critical railway domain. We also call this the ‘BoK-ification’ of the domain. Alas,

4 http://www.fmeurope.org/
one important question has remained unanswered so far, namely: Which, exactly, is the domain knowledge that already ‘matured’ to such an extent that its BoK-ification is reasonably justified — in contrast to other knowledge which is still too immature, too recent or ‘in the flow’ — and by what rationally grounded method can such mature knowledge be recognised and subsequently ‘filtered’ out of a topically vast and epistemically diverse domain (such as the Formal-Methods-in-the-Railway domain)? This question is the topic of this paper, and a plausible answer to this question is our main contribution to FTSCS’15. Thereby we do not merely indicate which particular parts of the particular Formal-Methods-in-the-Railway domain ought to be selected for its future BoK-ification [8] — we also provide, more importantly, a general method by means of which any other domain can be analysed for its future BoK-ification, too. As the remainder of this paper will show, this meta-method is Formal Concept Analysis (FCA) as it was first introduced by Ganter and Wille on the basis of mathematical lattice theory [7]. In other words: in this paper, which is based on the recent Master’s-dissertation by one of our co-authors [11], we use and apply a formal method, namely FCA, in support of the future BoK-ification of other formal methods, namely the ones in the safety-critical railway domain. To our best awareness this is a novel solution which had never been presented for the railway domain so far.

2 Method

In order to answer the question: which knowledge in the railway domain has matured, it is most important to look at the possible sources of domain knowledge within the domain, and what the definition of ‘settled knowledge’ is. It is also necessary to investigate how this knowledge is structured within an engineering domain, so that it is easier to identify.

The answers to these questions will decide what formal attributes are included in the concept lattice that will contain the collected knowledge. After constructing the lattice and pruning it with the use of stability indices, the resulting lattice shows the most stable, and therefore, settled knowledge (including its structure) within the railway domain in the context of the dataset used.

2.1 Settled Knowledge

Poser [15], Vincenti [19], Arageorgis and Baltas [1] describe engineering as a multi-level activity. In order to design a device or a system, we need to first understand its operational principle, that is, what it does. That overall goal drives the smaller aspects of design, as the goal is broken up into smaller design tasks that have their own requirements constrained by scientific and practical expertise.

Without a particular goal in mind, engineering activity loses its meaning. This goal is determined by people that need to solve a problem, be it engineers, politicians or a community, this brings in a human as well as a social aspect
to engineering problems. Therefore, this social aspect of engineering is built into its knowledge and provides it with context in the form of a problem (or a class of problems) being solved. There are also categories of knowledge which are almost always present in any engineering activity [19]. The categories include explicit forms of knowledge such as fundamental design concepts, criteria and specification, and theoretical tools (such as formal methods). They also contain tacit knowledge in the form of design instrumentalities, which are much harder to identify and isolate, and contain general guidelines rather than hard-and-fast rules. But these are not the only categories of knowledge and the list can be extended depending on the engineering domain in question.

Thus, settled knowledge is the knowledge present in a Body of Knowledge (BoK). Its structure would be that described above of Vincenti’s categories of knowledge with the influence of a teleological aim. This knowledge would be consistent throughout the domain (over a reasonably long period of time) and appear in similar form for all similar problems being observed in the domain. That form could include mathematical formulae, descriptions, or even diagrams. Settled knowledge is found in knowledge-generating activities also outlined by Vincenti and would have the structure and categories as described above [19].

The aim of the future BoK should be to discover these operational theories — i.e.: theories about methods rather than theories about natural objects [4]— of software engineering for the railway domain, and a starting point would be to find any consistencies of the use of formal methods, by surveying a large amount of sources of railway domain knowledge spread out over a reasonably long period of time.

The application of formal methods are almost always straight-forward, with refinements depending on the overall aim. They are also abundantly used in the railway domain [6]. Focusing on formal methods would be the first step towards creating this BoK because they are easily identified and filtered out from a large amount of domain knowledge. Other aspects of settled knowledge may not be so easily singled out.

Sources of Knowledge In order to extract settled domain knowledge from the railway domain we need to find sources of domain knowledge within this domain. These sources could consist of

– industry standards and guidelines laid out by governing bodies,
– papers and articles written as a result of research done in the domain (both academic and industrial),
– requirements specifications or other documents produced by domain experts and specialists,

and many more. Papers and articles written as a result of research done in the domain are the main source of domain knowledge used for this paper, although a mixture of the above-mentioned sources would be ideal for a ‘holistic’ view of the domain. This source is selected because the papers cover a reasonable amount of time (as long as formal methods in railways have been used) and are
relevant to the use of formal methods in railway domain applications. They were also suggested by experts in the domain (see Acknowledgements). The chosen papers are from the following sources:

- Proceedings IFAC Symposiums on Control in Transportation Systems: 1975-2012 [9],
- Proceedings FORMS-FORMAT: 2010-2014 [9],

Those conferences provided more than three hundred papers related to the railway domain. Many papers did not relate to the use of formal methods in railways or were discussions or predictions of the current status of the domain. Due to this, only one hundred and fifty were used in our analysis. It is just the beginning of a long list papers that have been published within the railway domain [11].

**Classification of Knowledge**

The use of formal concept analysis (FCA) in this project provides an attribute-based classification system of knowledge. In the case of formal methods, the simplest classification is the name of the formal method used in each source. Each formal method used in the railway domain is an attribute of the source, though it is also important to look at further pertinent characteristics of the knowledge to the railway domain. Simply including only the names of formal methods is not enough, as different methods are used in different contexts and when solving different problems or classes of problems. Therefore, additional techniques and keywords (context of the knowledge of the domain) is used as attributes for the resulting lattice. A summary of the reasons for each choice is given below and a full explanation can be found in the Master’s dissertation of a similar name [11].

It is also necessary to know where in the railway domain these formal methods are used. This gives us more context around the use of each formal method. In future, the analysis could even be extended to problems or problem-types being solved within the domain. To this end we record the subdomain of the railway domain each source of knowledge (paper) deals with. This also gives us the added advantage of visualising generic uses of formal methods as opposed to methods only used in specific areas of the domain. For the purposes of this paper, the railway domain is divided into the following subdomains: The Net, Timetables, Scheduling and Allocation, Traffic Monitoring and Control, Rolling Stock, Passenger Handling, Freight Handling. This list was a culmination of the opinion of a number of domain experts (see Acknowledgements), as well as Björner’s work on the subdomain division of the railway domain [3].

Next, it also seems useful to include the year that each paper was published within our collected domain knowledge. As it was mentioned earlier, knowledge existing over a length of time has a greater chance of being ‘settled’ than knowledge that is much more recent. Methods that have been studied over time show refinement in their use and therefore, like in the case with most engineering knowledge, are honed until they become standard practice. It is possible that the inclusion of year-attributes may cause extra ‘noise’ in the lattice which will require the use of noise-removing techniques on the lattice to take out.
Lastly, other keywords and attributes might also be included that add to the structure and context of the knowledge that each paper holds. Some of these keywords measured the ‘settled-ness’ of knowledge included in a paper, similar to the scientific maturity scheme outlined by Mary Shaw in [18]. This also includes the type of modeling that occurs in each source, such as mathematical, descriptive or analytical modeling as well as commonly used techniques or languages that provide extra context to the general use of formal methods.

2.2 Formal Concept Analysis

A formal context, which is a set of objects supplied with their descriptions as sets of attributes, gives rise to a family of formal concepts. A formal concept has an intent and an extent. The extent of a concept are all formal objects which belong to the concept, and the intent of a concept are all formal attributes that apply to all formal objects of the concept.

In our case, the objects will be the sources of knowledge, i.e.: published papers within the railway domain from relevant journals, conference proceedings or other books. The attributes are a collection of characteristics of these papers: for example, when they were published, which sub-domain the papers deal with, what formal methods are used, etc.

So the mathematical model of a formal context includes formal objects, formal attributes, and a relation between the object and attribute sets. The following mathematical descriptions are taken from the 1996 book by Ganter and Wille on Formal Concept Analysis [7].

Formal Context A context $\mathbb{K}$ has a structure $\mathbb{K} := (G, M, I)$ where $G$ and $M$ are sets representing objects and attributes respectively. $I$ is a binary relation between sets $G$ and $M$ where $I \subseteq G \times M$ and $gIm$ means that the object $g$ has the attribute $m$. We define two operators$^5$ for arbitrary $X \subseteq G$ and $Y \subseteq M$ such that:

\[
X \mapsto X^I := m \in M | \forall g \in X gIm
\]

\[
Y \mapsto Y^I := g \in G | \forall m \in Y gIm
\]

Within this context $\mathbb{K}$, we can define a concept as a pair $(A, B)$ with $A \subseteq G$, $B \subseteq M$, $A = A^I$ and $B = B^I$. $A$ and $B$ are called the extent and intent of the formal concept $(A, B)$ respectively. The mathematical meaning of the relationship between the subconcept and superconcept is as follows:

\[(A_1, B_1) \leq (A_2, B_2) \iff A_1 \subseteq A_2 (\iff B_1 \supseteq B_2)\]

The set of all formal concepts of context $\mathbb{K}$ together with their defined order relation is denoted by $\mathfrak{B}(\mathbb{K})$. The visual representation of this is referred to as a concept lattice. For an object $g \in G$, its object concept $\gamma g := (g^H, g^I)$ is the

$^5$ $\mapsto$ defines a relation pair. $\Leftarrow$ precedes a definition statement as presented by Ganter and Wille [7].
The formal context can be represented using a cross table (an example can be seen in figure 1). Each row represents an object and each column represents an attribute. A cross at the intersection of a row and column indicates that the object possesses the particular attribute. In our application of FCA this means a studied paper describes the use of a specific formal method, or was published in a particular year. This cross table can then be translated automatically into a concept lattice to visualise the relationships within the context.

An example concept lattice can be seen in figure 2. Concepts closer to the top are on a ‘higher level’ that those below them. Concepts on lower levels are more specific that concepts on a higher level, appearing near the bottom of the lattice. Concepts on higher levels are more general than concepts on lower levels and appear near the top of the lattice. A concept at the top of a line is called a parent concept in relation to the concept at the bottom of that line which is called a child concept. If a child concept has more than one parent, the parent concepts all share a subset of attributes of the child.

Each node (ball) in a concept lattice, such as depicted, represents a single concept. The radius of the nodes represents the relative number of objects that exist within the concept. If the drawing of a node shows a blue-filled upper semi-circle, there is a so-called own-attribute attached to this concept. This means: not only is the attribute in the concept’s intent, it belongs solely to this concept and its children. If a node contains a black-filled lower semicircle, there is an ob-
ject attached to this concept. This means that the intent of this concept exactly
matches the attributes of the object.

The concept lattice at this stage represents all the domain knowledge con-
tained within the sources, but we still need to determine which information
within it has matured and which has not. There might be noise within the lat-
tice (representing un-settled knowledge) which needs to be filtered out for the
sake of accurate analysis results, for example: some formal techniques that were
attempted in a few papers but were not successfully adopted as the norm within
the domain.

2.3 Stability Index

The definition of stability and the stability index can be found in the papers by
Buzmakov, Kuznetsov and Napoli [5] [12] and is as follows:

For a context $K = (G, M, I)$ and a concept $c = (A, B)$

$$Stab(c) = \frac{|\{s \in \mathcal{P}(Ext(c)) | s \cap Int(c) = \text{true}\}|}{2^{|Ext(c)|}}$$

That is, the relative number of subsets of the concept extent (denoted by
$Ext(c)$), whose description (the result of applying $I$) is equal to the concept
intent (denoted by $Int(c)$) where $\mathcal{P}(P)$ is the power set of $P$. Stability indicates
the independence of a concept’s intent from its extent. Stability does not only
provide noise-resistance. A stable concept does not collapse when certain objects
(in our case: literature sources) are removed from the context — that is, the
concept does not merge with a different concept nor disintegrate into smaller
concepts.

In our domain analysis study, noise in the knowledge-representing lattice
should be expected. There are obviously avenues of research that have been
unsuccessfully attempted; they are sources of noise in the lattice. Redundancy is an issue to be taken into consideration, too: If a context and its concepts are stable, then the same lattice and the same relations could be seen on the basis of a rather different data set.

As we know settled knowledge to be integral to the body of knowledge in a domain, we expect settled knowledge to be incorporated in stable concepts rather than unstable ones. So we need to distillate the stable concepts in the lattice and ‘prune’ the unstable ones. Thus, we extract the most relevant domain-specific data by selecting concepts with the highest stability indices.

**Stability Threshold** Selecting a threshold stability index will decide which concepts are ‘stable enough’ to be preserved in the final lattice. Previous work in knowledge ontologies allows for a systematic post-processing of the raw data to influence this crucial decision [5] [12] [13] [17]. Picking a stability threshold has the advantage of getting rid of noise but the disadvantage of removing even some potentially relevant data. Therefore, we need to find a balance between both for the best fit lattice. We plot the percentage of data included in the lattice versus the stability threshold indices. The resulting graph will allow us to decide what is an acceptable stability threshold based on the amount of data left out.

After selecting this threshold, we prune the concepts that fall below it and arrive at a clean and stable lattice with concepts that better represent the structure of data within the railway domain. Note that a pruned lattice does not necessarily form a single lattice [17]. If there are formal methods represented in this final lattice, we can conclude that those formal methods are indeed present in the settled knowledge of the railway domain.

Using the stability threshold as a pruning technique has a very important advantage. It provides a mathematical measure of the stability of the structure of the lattice. Concepts with low stability rely on too varied a dataset that makes their case as a reliable data point come into question. This allows us to include data that has a number of varied characteristics, and be assured that only those that provide a stable structure remain after pruning above a chosen threshold.

### 3 Results

**Concept Lattice** A large cross table for the railway domain was constructed with the knowledge collected. From this table, we use the tool ConExp [20] to automatically construct a concept lattice. The resulting lattice is too large and complicated for any meaningful visualisation. Therefore, it is broken up into smaller, easier-to-understand lattices that contain objects and their attributes for specific subdomains of the railway domain. An example subdomain can be seen in figure 3; it represents the lattice for the *Rolling Stock* subdomain. There is a similar lattice for each subdomain of the railway domain [11]. Model-Driven Engineering (MDE) can be found as a very prominent technique, as shown in figure 3. Tool chains, Domain-Specific Specification as well as ANSI/ISO C Specification Language are other familiar techniques in this subdomain. We can also
see that the sources of that knowledge are from 2000, 2010, 2012 and 2014, and have thus a reasonably long historic duration in this field.

![Fig. 3. Lattice representing knowledge in the Rolling Stock subdomain in ConExp](image_url)

These smaller lattices allow a visualisation of a particular set of data, such that relevant relations are easily observable. Important formal techniques within the subdomain can be seen as well as specific and general methods. These smaller lattices also allow a closer look at a small area of the wider railway domain, so that detailed structure can be gleaned from them.

**Pruning the Lattice** By manually examining the data, there are a large number of concepts with only one object in their extent. There is no way of knowing whether the corresponding papers are actually pertinent to the overall structure, or if they are merely noise. We would need more data to support either theory, therefore the one-object concepts do not give us any useful information about the structure of the domain or the settled knowledge we seek. Thus, these concepts are pruned from the final lattice.

After examining this lattice, the additional attributes such as the years and non-formal-method papers were also removed from the context, in order to produce a more streamlined visual representation of the final results. We need to not only to distill settled knowledge but also to discover some structure, so removal of deliberate noise was important.

To get a stability threshold value, we plot a graph of the percentage of data included in the lattice versus the stability threshold indices (expressed as percentages). The graph, which can be seen in figure 4, shows us the percentage of data left in the lattice if a particular stability index was used as a threshold.

Here, it is easy to notice that there are two significantly large drops in data inclusion: one drop at 25% and one drop at 50%. This is due to the mathematics...
of the formula that is used to calculate stability, and also because of a number of concepts with 3 or more objects in their extent.

Since stability index values below 0.5 do not make sense and keeping 100% of the data is not needed as per the definition of stability, the data inclusion drop at 25% is not so meaningful. However, the drop at 50% is much more reasonable and would highlight the most important concepts within the context while removing noise from the structure. This also coincides with the mathematical prediction that at least 0.5 stability can be considered as ‘good enough’ to be taken as a stable lattice structure.

Selecting this threshold and removing the noise in the original lattice leads to the final complete lattice as shown in figure 5. Acronym definitions for this figure can be found in the dissertation of a similar name [11].

The formal methods present in the final lattice (figure 5) are below. Note that these are considered formal methods within the context of their use in the railway domain and also can be found stated as such in the much of the literature [6] [8].

- Petri Nets
- Mathematical Models
- Markov Models

Fig. 4. Changes in percentage data inclusion as a function of the stability threshold indices (expressed as a percentage)
Fig. 5. Final lattice of stable concepts with a stability threshold $\geq 0.5$ and extent $> 1$

- Discrete Mathematical Models
- Discrete Event Systems
- Fuzzy Logic

The final lattice has a non-empty subset of formal methods used both in general problems within the domain and specific problems to a particular subdomain. This directly fulfills one aspect of settled knowledge. The data spans a period of over 20 years and therefore fulfills the main requirement that the knowledge must exist over a reasonable period of time.

Some other observations about the contents of this knowledge and its structure can also be made:

- Particular subdomains of the railway domain use more formal methods than others. Especially, formal methods seem to be very popular in the Traffic Monitoring and Control subdomain. This involves engineering problems in signalling and interlocking systems.
- The railway domain often uses formal methods for modelling purposes, specifically mathematical modelling.
- Petri Nets is a generic formal method used in modelling railway systems, whereas Markov Models are specifically used for analysing the Traffic Monitoring and Control subdomain. Other techniques like Model Checking are specific to the same domain while Model Driven Engineering (MDE) with Tool Chains is used for the subdomains of Passenger Handling and Rolling Stock.
UML and the RAISE Specification Language are frequently used in railways, specifically for modelling the subdomain Traffic Monitoring and Control. There are some unknown concepts that also exist within the lattice, connecting several concepts which might provide extra context within the domain. For example, there is a connection between Domain Specific Languages, RAISE Language, Analytical Models and the subdomain Traffic Monitoring and Control. It could be noted that the specification language RAISE is used in the domain Traffic Monitoring and Control to create analytical models.

Ultimately, there are at least six formal methods that can be seen as ‘settled’ in this subset of data. According to our original criteria, as previously mentioned, and in relation to this collected subset of domain knowledge, there is definitely settled knowledge to be found in the railway domain and it can be isolated by interpreting a stable lattice constructed from domain knowledge sources.

4 Discussion: Possible Threats to Validity

The results of our domain analysis —see above— were obtained on the basis of several preconditions and rational assumptions. Though these can well be defended —see above— as ‘reasonable’, we must nevertheless make those preconditions and assumptions explicit such as to enable both scholarly critique and future improvements. The following points shall be particularly mentioned:

Notion of ‘Settled-ness’: In asking which knowledge is sufficiently ‘settled’ for its BOK-ification, we assumed a notion of ‘settled-ness’ which is essentially temporal. Such knowledge must occur and re-occur sufficiently often over a sufficiently long historic period of time.

Other epistemologists might thus argue whether or not our notion of ‘settled-ness’ is appropriate.

Choice of Database: We have sought settled knowledge in the public domain, particularly in the community-relevant conference proceedings indicated in [9] and [11].

Other experts might thus argue against us that the chosen conferences are not ‘community-relevant’ at all, that the set of chosen conferences is insufficiently small such that relevant settled knowledge has been omitted, or that the settled knowledge of the engineering industry exists only in form of corporate secrets rather than being publicly available. The authors recognise the relatively small number of conferences which were used when collecting data. However, time was a factor in this research. Therefore, this paper serves to demonstrate the effectiveness of the FCA technique for the identification of settled knowledge within a domain. Only a part of the railway domain was modelled here.
Choice of Attributes for FCA: We have used the attribute-based method of FCA to automatically identify those concepts which we have strongly associated with ‘settled’ knowledge. Our definition of the relevant attributes, to be used in the lattice matrices such as the one shown in figure 1, was done rationally upon a thorough hermeneutical reading and interpretation of relevant engineering-philosophical literature.

– Other experts might thus argue against us that our attributes were not defined appropriately, or that we have wrongly omitted important attributes altogether: consequently the automatically generated lattice graphs, such as the one shown in figure 3, would not represent an accurate ‘image’ of the chosen domain or subdomain.

Choice of Stability Threshold: After a first ‘raw’ lattice with too many ‘unstable’ concepts had been obtained in the first phase of our FCA, we have selected and included into our recommendable results only those concepts with a stability above a particular percentage threshold \(0 < s < 1\). Though the value \(v\) for \(s := v\) was chosen carefully on the basis of reasonable considerations —see figure 4— it was nevertheless still our choice.

– Other experts might thus argue against us that our choice of \(v\) was not appropriate, and that an alternative threshold \(s := v'\) (with \(v' \neq v\)) should have been chosen instead of \(v\).

5 Conclusion and Outlook to Future Work

From the preceding sections of this paper, supported by many further details in [11], two kinds of conclusions can now be drawn, namely about:

– how to proceed methodically, in a rationally well-grounded, mathematically formalised and scientifically repeatable manner, for the identification of settled knowledge in any engineering domain which possesses a sufficiently large corpus of scholarly literature;

– which topics to include into the future BoK book on the topic of Formal Methods in the Railway Domain.

As far as the first point is concerned: We have shown how to ‘dissect’ a large domain into its most relevant sub-domains (a.k.a. ‘divide and conquer’), how to lay out for each sub-domain a many-dimensional ‘attribute space’ which accommodates all the epistemically relevant entities of that sub-domain, how to use Formal Concept Analysis (FCA) to well-order the entities which ‘live’ in that space, and how to apply well-defined ‘stability’ calculations on formal concept lattices in support of a final decision about which concepts are to be regarded as most important (or which ones are merely spurious and may be ignored). From an engineering-philosophical point of view, the thus-identified epistemic entities could possibly belong to any of the six categories of engineering-knowledge in Vincenti’s epistemology [19].
As far as the second point is concerned: Our analyses of very large volumes of scholarly literature on the application of Formal Methods in the railway domain, over a long period of more than twenty years, have indicated clearly that at least the following epistemic concepts must now be regarded as well-established or ‘settled’ in this domain: Petri Nets (and similar types of mathematical modelling) in almost all of the domain’s subdomains, Formal Risk Analysis particularly in the sub-domain of traffic monitoring and control, UML in the same sub-domain, and Max Plus Algebra as well as Discrete Event Systems particularly in the sub-domain of timetable scheduling; please see [11] for many further details.

As far as future work is concerned: Two of this paper’s co-authors belong to an international planning committee, in which the table-of-contents of a forthcoming BoK book on the application of Formal Methods in the railway domain shall be prepared. The results published in this preparatory paper (on the basis of [11]) have clearly identified the predominant topics of ‘settled’ knowledge in the domain, i.e.: the knowledge, themes and topics which may soon await their further BoK-iification for the benefits of the engineers and professionals working in this domain. The future BoK book, with all its finer details, shall also be well-aligned with the higher-level standards of quality (such as CENELEC EN50128, EN50126-1, EN50129, EN ISO 9000, EN ISO 9001, ISO IEC 90003, ISO IEC 9126) which the international community of engineers has already accepted as normative and ‘professionally binding’ to a large extent. The ultimate purpose of the BoK book will be the provision of ‘settled’, problem-specific solution-templates, which shall —when applied properly— support the fulfillment of the quality requirements stipulated by those normative standards at their coarser level of abstraction.

Acknowledgments

Many thanks to a number of experts, who have been helpful and supportive during the course of our project, especially: Sergei Obiedkov, Markus Roggenbach, Anne Haxthausen, Hannes Gräbe, Jackie van der Westhuizen, René Hosse, Jan Welte, Francesco Flammini, Hans True, Jérôme Lalouette, and Stefan Östlund. Many thanks also to the anonymous FTSCS’15 reviewers for their constructive remarks.

References


Modeling Railway Control Systems in Promela

Roberto Nardone¹, Ugo Gentile¹, Massimo Benerecetti¹, Adriano Peron¹, Valeria Vittorini¹, Stefano Marrone², and Nicola Mazzocca¹

¹ Università di Napoli “Federico II”, {roberto.nardone, ugo.gentile, adrperon, massimo.benerecetti, valeria.vittorini, nicola.mazzocca}@unina.it
² Seconda Università di Napoli, stefano.marrone@unina2.it

Abstract. This paper presents an approach to systematically build Promela models with the aim of generating test case sequences within the system level testing process of railway control systems. The paper focuses on the system model, the aspects related to the representation of the possible execution environments and their interaction with the system. The input for building the Promela model of the system under test is a state machine specification. Indeed, state machines are one of the most common notations used in industrial settings to model critical systems and allow for easily obtaining the Promela model of the system by applying a well structured transformational approach. Here Dynamic State Machines (DSTMs) are used, a newly developed extension of hierarchical state machines which allow for modeling dynamic instantiation of processes. The approach is applied to a functionality of the Radio Block Centre, the vital core of the ERTMS/ETCS Control System, in order to show the feasibility and effectiveness of the generation of the Promela model on a real system.

Keywords: Model Checking, Promela, SPIN, Dynamic State Machine, CRYSTAL, Railway Control Systems, Test Case Generation

1 Introduction and related work

The extensive usage of model checking in the Verification&Validation (V&V) activities in the context of control systems development is not a common practice in industry. One of the reasons is the difficulty of building a non trivial model of the system under test (and expressing the properties to be verified) from the artifacts produced during the verification and testing process, without requiring radical changes in the process itself. Other reasons may be the lack of efficiency of the available approaches or the lack of expressive power of the languages used to build the system models. This paper addresses these problems with specific reference to the railway domain. The European norm CENELEC EN50128 [3] emphasizes the usage of model checking as one of the highly recommended techniques to be exploited for formal verification purposes. We propose an automatable approach to build a Promela model, which can be easily integrated into V&V activities. The resulting Promela model can be conceptually divided into
two main parts: the first one consists of a set of Promela processes obtained
by translating a state-based specification of the system under test (SUT), the
second one is a dedicated Promela process modeling possible environment execu-
tions. In this work we adopt DSTM (Dynamic State Machine) [9] as the formal
language used to model the SUT. DSTM extends HSM [1, 8] (Hierarchical State
Machine) and allows for dynamic instantiation of machines (processes), pro-
cedure calls, parallelism, parameter passing, interrupts, communication through
global variables and channels. The basic ideas underlying the proposed approach
are not new. In [5] a model-based approach is proposed for the formal verifica-
tion of the executable code of a railway control system. Several translations from
state-based formalisms to model checkers have been proposed in the literature.
For example [13] describes an approach to automatically generate test cases for
code coverage, by exploiting the capability of the NuSMV model checker. A
similar approach is presented in [4], which focuses on a methodology to encode
Abstract State Machine into Promela, in order to automatically generate test
cases. In [12] timing constraints, specified with MARTE Profile, are modeled
as automata and then translated into Promela models for the verification of
constraints fulfillment.

With respect to the literature, the major strength of our work resides in the
definition of a structured approach to build non trivial Promela models taking
into account both the issues to be faced in modeling the SUT and the (possibly
non-deterministic) behaviors of the environment. The proposed approach is fully
automatable starting from a DSTM specification and can be easily integrated in
existing industrial settings. The ability of constraining the possible inputs to the
SUT provided by the non-deterministic environment, allows, on the one hand,
to achieve efficiency in terms of state space generation and analysis effort and,
on the other, to prevent the generation of unfeasible test cases.

This paper provides a bird-eye view on the overall modeling approach, in
particular a description of how some of the features of DSTM are translated
into Promela and the definition of the environment model are presented by
using a running example. A complete case study is also proposed, based on a
functionality of the Radio Block Centre, a real railway control system. The paper
is organized as follows: Section 2 summarizes the essential features of DSTM and
introduces the running example. Section 3 presents the approach to construct the
Promela model. Section 4 contains the railway case study and, finally, Section 5
provides some closing remarks and hints about future work.

2 Background and Running Example

DSTM [9] is a newly defined formalism developed within the context of the ongo-
ing ARTEMIS Joint Undertaking project CRitical sYStem engineering AcceL-
eration (CRYSTAL) [10]. It has been designed according to the needs expressed
by a railway industry in order to be easily integrated in the testing process of sig-

\footnote{http://www.crystal-artemis.eu/}
inal control systems. The ultimate goal is to develop an interoperable testing environment providing a high level of automation [2].

As the aim of the paper is to introduce an approach to build non-trivial Promela models starting from a DSTM specification of the SUT, in the following we provide an informal introduction to DSTM by means of the toy running example depicted in Fig.1. The example contains two machines: a machine modeling a Set-Reset (SR) flip-flop (Fig.1(a)), and machine that models a 4-bit register (Fig.1(b)) by activating four parallel instances of the flip-flop machine.

A DSTM is a collection of parametric machines, channels, variables and data-types. The evolution of a DSTM is a sequence of instantaneous reactions (steps). A step is a maximal set of transition firings which are triggered by the current set of available events avoiding sequential firings of transitions within the same step. DSTM allows for the definition of (internal or external) channels and global variables that allow for communication between machines. While global variables are instantaneously updated, the messages sent over external channels during a step cannot trigger other transitions in the same step but only in the next one. Additionally, DSTM gives the possibility to build complex types starting form basic ones. Specifically, basic types are integer, enumerations and channel names. Basic types can be composed to constitute compound types and multi-types. Compound types are structured types similar to records of basic types; multi-types, instead, are collections of basic and compound types. Channels may convey messages of any available types.

A single machine is composed of vertices, transitions and parameters. Different kinds of vertices may be included in a machine. Nodes represent the possible control states (e.g., node idle of M_Register in Fig. 1). An initial node is also present in each machine, corresponding to the default entry (e.g., node init_register of M_Register). Moreover, a machine may contain additional entering nodes (e.g., node by_1 of M_FlipFlop) and exiting nodes (e.g., node exiting_register of M_Register). Boxes represent single or multiple machine.

---

**Fig. 1:** (a) SR flip-flop model. (b) 4-bit register model
invocations (parallel procedure calls). A transition entering a box models the
invocation of the machine(s) associated with the box, while a transition leaving
a box corresponds to a return from that machine(s). For instance, transitions
T4-T7 perform invocations of the parametric machine M_FlipFlop, with suitable
instantiation of its parameters, by entering boxes box_ff0, box_ff1, box_ff2
and box_ff3, respectively. Parallel behavior can be modeled either by associat-
ing multiple machines with a single box, or by explicitly splitting and merging
the control flow using fork and join constructs. To this end, Fork and Join
pseudonodes are provided in DSTM. A transition exiting a fork can execute ei-
ther synchronously or asynchronously with the currently executing process. In
the latter case, a transition from the fork node leads to a node of the caller
machine. For instance, transition T2 triggers an asynchronous fork, instantiating
four boxes whose associated machines execute asynchronously with the caller
machine M_Register. Join nodes allow for merging of multiple control flows
from concurrently executing processes. It either synchronizes the termination
of the involved processes or forces their termination if a preemptive transition,
marked by the symbol ⊗, enters the join node. Note that asynchronous forks,
occurring within loops, allow for the dynamic instantiation of processes. This
feature may lead to an unbounded number of processes and, as a consequence,
to an unbounded state space. To allow Spin to analyze of the resulting designs,
the generation of the corresponding Promela models bounds the number of in-
stantiation of each machine.

Transitions are decorated with triggers, conditions and actions. With refer-
cence to Fig. 1, the decoration of transitions T2 in machine M_Register contains
only a trigger which tests the presence of a message on the channel power_on,
no additional condition is required for firing and no action is performed. Tran-
sition T16 in machine M_FlipFlop, instead, requires the presence of a specific
message on the parametric channel C_SR. In fact, messages sent over the channel
C_SR are structured as couple_bit = ⟨bit, bit⟩, where bit is an enumerative
type bit = {bit_0, bit_1}. The trigger of T16 tests the presence of a message
over the channel C_SR, while the condition further requires that the content of
the received message is a pair whose first component has the value bit::bit_0,
whereas the second component is simply ignored (denoted by the wildcard “.”).
The action performed upon firing of the transition corresponds to the delivery
of the value bit::bit_0 on the parametric channel C_out. Parameters associ-
ated to a machine (e.g., parameters C_SR and C_out of machine M_FlipFlop) are
instantiated at invocation time.

3 Definition of the Promela Model

Starting from a DSTM specification of the SUT, we build a Promela model with
the goal of generating test sequences, exploiting the capability of model checkers
to build counterexamples of violated properties. By following a structured ap-
proach, a set of Promela processes is systematically built from the DSTM model
of the SUT, together with a Promela process modeling a (non-deterministic) en-
Modeling Railway Control Systems in Promela 5
vironment. We exemplify the generation of test sequences by assuming that the
coverage of transitions is required. A more general discussion about requirements
and how they are expressed is out of the scope of this work. Before describing
how the Promela model can be automatically built, we provide a high level
overview of the steps implementing the translation of DTSMs into Promela.

3.1 Generation Steps

Fig. 2: Overview of the general approach.

Fig. 2 depicts the steps which enable the automatic generation of the Promela
model. Since Promela does not support hierarchical specifications, the encoding
of a hierarchical DSTM model is performed in two phases. The first one is a
dstm2dstm, where the hierarchical source model is flattened, to get rid of the
hierarchical structure of a DSTM (the vertical modularity) and suitably encoding
the horizontal modularity (i.e., parallelism). In this phase, all boxes, forks
and joins are removed from the model and additional nodes are inserted when
necessary. The dynamic instantiation of machines is translated into specific run
commands, added to the action list of those transitions replacing the ones enter-
ing the boxes. During the second step, named dstm2promela, the flat DSTM
model resulting from the previous phase is translated directly into Promela and
a dedicated Promela process, called Engine, is generated to model the execution
environment of the SUT.

The test goal and the assumptions about the execution environment of the
SUT (if any) provide requirements that the model of the environment must
satisfy. These requirements drive: (1) the refinement of the Engine process, by
inserting constraints on the communication channels, and (2) the generation of
never claims. Never claims are used to focus the analysis of the system to be-
haviors of special interest. In our case, never claims are used to describe those
behaviors of the system that exhibit the occurrence of some desired transition.
When a never claim is fulfilled, the model checker Spin provides a counterexam-
ple, which, in the present setting, corresponds to a possible test sequence that covers the specified transition.

### 3.2 Building the System Model

The step semantics of DSTM prevents sequential firings of transitions within the same execution step. Hence, we need to guarantee that at most one enabled transition can fire for each active process. To this aim, each DSTM machine $M$ is translated into a Promela process, called $\text{process}_M$, which is instantiated by its caller process using the Promela command `run`, which allows for dynamic activation of processes. Each process encoding machine $M$ is then executed until a termination message, sent by its caller, is received over a special channel $\text{ch} \_\text{term}_M$.

Each Promela process, modeling a DSTM machine, must own a token in order to fire an enabled transition. When a process owns a token it is scheduled, it consumes its token and: if none of its transitions is enabled, the process propagates the token to each of the child processes it has previously activated, if any; otherwise, one of the enabled transitions is selected and executed. At the beginning of each step only the process corresponding to the initial machine (main) owns the token. This machine is $\text{M} \_\text{Register}$ in the case of the running example. A set of global variables and channels is declared for each process. In Listing 1.1 all the automatically generated declarations for the running example are reported.

### Listing 1.1: Global variables for the running example.

```plaintext
define MAX\_PROC 6
mtype last\_transition;
bint has\_token [MAX\_PROC];
mtype = {init\_register, idle, exiting\_register};
mtype = {T1, T3, T5, T7, T8, T9, T10, T11, T12, T13};
mtype = {init\_flipflop, by\_1, Q0, Q1};
mtype = {T14, T15, T16, T17, T18, T19};
mtype state\_M\_Register [MAX\_PROC];
mtype transition\_M\_Register [MAX\_PROC];
mtype state\_M\_FlipFlop [MAX\_PROC];
mtype transition\_M\_FlipFlop [MAX\_PROC];
chan ch\_term\_M\_Register = [1] of {bit};
chan ch\_term\_M\_FlipFlop = [1] of {bit};
mtype = {init\_flipflop, bit\_0, bit\_1};
chan power\_on = [2] of {bit};
chan power\_off = [2] of {bit};
chan C\_SR\_0 = [2] of {mtype, mtype};
chan C\_SR\_1 = [2] of {mtype, mtype};
chan C\_SR\_2 = [2] of {mtype, mtype};
chan C\_SR\_3 = [2] of {mtype, mtype};
chan C\_out\_0 = [2] of {mtype};
chan C\_out\_1 = [2] of {mtype};
chan C\_out\_2 = [2] of {mtype};
chan C\_out\_3 = [2] of {mtype};
```

A global variable `has\_token`, typed as a bit array, is used to store the assignment of the tokens described before (line 3). Specifically, this array contains 1 in the $i$-th location if the machine with $pid$ equal to $i$ currently has the token. Note that this array is global and visible to the entire Promela model. Two enumeration types (mtype) introduce symbolic names for nodes and transitions (e.g., lines 6 and 7 correspond to $\text{process}_M\_\text{FlipFlop}$). The mtype vector variable `state\_M` is used to maintain the current states of all the instances of machine $M$. 

186
Modeling Railway Control Systems in Promela

M (e.g., line 10). Its elements are all initialized to the initial node of the corresponding machine. A *mtype* vector variable `transition_M` is used to keep track, for each instance of machine M, of the transition that fires in the current step (e.g., line 11). A channel for each couple of box and machine (in this way we can distinguish between different boxes which instantiate the same machine), `ch_term_M`, is used to terminate a machine from its caller (e.g., line 12). From lines 15 to 24 the channels are declared. Both channels C_SR and C_out can store two messages, in order to correctly implement the step semantics, as it will be explained in Section 3.3. Finally, the variable `last_transition` (line 2) is used to store the name of the last transition covered in an execution. This information is used for instrumentation purposes, specifically it allows for the definition of the never claim requiring to find a the covering of a transition.

**Promela Model of Machine M_FlipFlop** Each node of a machine is mapped into a guarded statement of the form `guard > statement`. In Listing 1.2 an excerpt of the Promela translation of machine M_FlipFlop is reported. Notice that the channel names C_SR and C_out are parameters. The actual names are provided by the caller process, which can distinguish the different instances of M_FlipFlop.

Listing 1.2: Promela code of machine M_FlipFlop (excerpt).

```promela
26. proctype process M_FlipFlop(chan C_SR; chan C_out) {
27. do
48.: (state_M_FlipFlop[pid]==Q0 && has_token[pid]==1) ->
49. atomic {
50. printf("<current node[%d] = Q0\n",pid);
51. has_token[pid]=0;
52. if
53.: (C_SR?[bit,0, -]) ->
54. C_out? bit;
55. printf("<firing transition[%d] = T16>\n",pid);
56. transition_M_FlipFlop[pid]=T16;
57. state_M_FlipFlop[pid]=Q0;
58. last_transition=T16;
59. : : else
60. C_out? bit1;
61. printf("<firing transition[%d] = T17>\n",pid);
62. transition_M_FlipFlop[pid]=T17;
63. state_M_FlipFlop[pid]=Q1;
64. last_transition=T17;
65. : : fi;
67. }
88. od unless {
89. ch_term_M_FlipFlop?[1];
90. printf("<Machine M_FlipFlop[%d] terminated>\n",pid);
91. }
92. }
```

The *guard* of the statement checks whether some enabled transition is allowed to fire from a node: the current node must be the source node of the transition (e.g., `state_M_FlipFlop[pid]==Q0` in Listing 1.2, line 48) and the process owns the token (`has_token[pid]==1`, line 48). The statement is *atomic* and contains a sequence of statements executed indivisibly. The first statement in the sequence consumes the token. Then, a conditional statement contains one guarded statements for each transition exiting from that node (e.g., lines 53, 59). Their guards correspond to the enabling condition of the DSTM transitions and the associated statements translate the actions of the transitions. The actions
(if any) associated with a DSTM transition are translated into basic Promela statements and operators, and they are executed when the associated guarded statement is selected. If more than one guarded statement is executable, one of them is non-deterministically selected. The else branch in the conditional statement (e.g., line 65) is taken when no transitions can fire. The process is executed until a termination message, sent by its caller, is received over channel ch_term.M_FlipFlop (lines 88-91).

**Promela Model of Machine M_Register** As opposed to the previous component, machine M_Register has a hierarchical structure, which requires to be flattened before translating it to Promela. The flattening phase removes all the boxes, fork and join constructs. In doing that, some transitions may be modified, eliminated or added. Moreover, additional variables and channels are introduced and proper conditions and actions are modified or added to the decorations of existing transitions. These elements are used to provide additional information and directives for the generation of the Promela code. The resulting flattened model of the DSTM in Fig. 1(b) is reported in Fig. 3.

The flattening of machine M_Register proceeds as follows. Since transition T2 (see Fig. 1(b)) enters a fork, the process continues its execution after the fork is performed. The DSTM model of M_Register is changed as follows:

- the fork and join nodes and the boxes are removed together with their entering and exiting transitions;
- a loop transition from the node idle is created which replaces transition T2, T3, T4, T5, T6 and T7. The decoration of this transition specifies the trigger of T2 (i.e., power_on?) and actions which contain all the information needed to instantiate the machines called inside the boxes; in particular, the actions specify the Promela statements to execute the four instances of the processes called by the fork operation (e.g., run M_flipflop0) and set their initial state (e.g., state M_flipflop[pid_temp]=initial).
– a transition from node idle to the exit node is created which replaces transitions T8, T9, T10, T11, T12 and T13. The decoration of this transition specifies the trigger of the preemptive transition T8 (power_off?) and an action encoding the preemptive join by requesting the termination of the four flip-flop processes through a message on the termination channel (ch_term_M_FlipFlop!1) which is added to the model.

Listing 1.3 shows an excerpt of the Promela process encoding the flat machine depicted in Fig. 3 obtained by applying the technique explained above.

### Listing 1.3: Promela code of machine **M_Register** (excerpt).

```promela
94. proctype process_M_Register () {
95. byte i;
96. pid pid_temp;
97. bit my_children[MAX_PROC];
98. do
99.     :: (state_M_Register[pid] == idle && has_token[pid] == 1) ->
100.     atomic {
101.         printf("< current node[%d] = idle >\n", pid);
102.         has_token[pid] = 0;
103.         if (power_on?[1]) ->
104.             pid_temp = run process_M_FlipFlop(C_SR0, C_out0);
105.             state_M_FlipFlop[pid_temp] = init_flipflop;
106.             my_children[pid_temp] = 1;
107.             has_token[pid_temp] = 1;
108.         :: (power_off?[1]) ->
109.             ch_term_M_FlipFlop!1;
110.             printf("< firing transition[%d] = T8,T9,T10,T11,T12,T13 >\n", pid);
111.             state_M_Register[pid] = exiting_register;
112.             last_transition = T8,T9,T10,T11,T12,T13;
113.         else ->
114.             for (i : 0 .. MAX_PROC-1) {
115.                 has_token[i] = my_children[i];
116.             }
117.         }
118.         printf("< Machine process_M_Register[%d] terminated >\n", pid);
119.     }
120.     fi;
121. }
122.
123. 3.3 Modeling the Environment

As anticipated in the previous section, the possible environments of the SUT are modeled by a Promela process named **Engine**. This is the first process to be activated in the and it is the only process required to be running in the initial state by using the prefix **active** in its proctype declaration. The process **Engine** is in charge of: (1) instantiating the main machine of the system model; (2) non-deterministically generating messages, delivered by the environment on the external channels at the beginning of each execution step; (3) assigning the token to the main machine, starting the execution of a new execution step.

The **Engine** process is activated whenever no statement is executable in any process belonging to the system model. This situation is captured by the timeout Promela variable being true. This happens when each process belonging to the system model has consumed its own token, meaning that the execution current step is completed. Furthermore, **Engine** uses local variables to
non-deterministically generate new messages in the external channels. These local variables are in correspondence to the fields of the compound types exchanged over those channels. Hence, in the running example, we have two variables, temp1 and temp2, as declared at line 158 of the snippet of code reported in Listing 1.5. First, the Engine process runs the main machine (i.e., process_M_Register()) and stores its pid in the local variable pid_main (Listing 1.5, lines 159 - 160). Then, Engine initializes the channels (Listing 1.5, lines 164 - 167).

Listing 1.4: Promela code of machine Engine - generation of new messages

```
175. generation:
176. atomic {
177. printf("<ENGINE: message generation>");
178. //MESSAGES: ON power_on
179. if 180. : (len(power_on)==1) ->
181. : (1) -> temp1=0;
182. : (1) -> temp1=1;
183. fi;
184. printf("<ENGINE: power_on generated >\n", temp1);
185. power_on ! temp1;
186. printf("<ENGINE: end execution>");
187. has_token[pid_main] = 1;
188. printf("<ENGINE: end execution>\n")
189. power_on?temp1;
340. //GIVE TOKEN TO THE MAIN PROCESS
341. has_token[pid_main] = 1;
342. printf("<ENGINE: end execution>");
343. }
344. do timeout ->
346. od goto generation;
348. abort:
349. skip;
350. }
```

Listing 1.5: Promela code of machine Engine - initialization

```
157. active proctype Engine() {
158. mtype temp1, temp2;
159. pid pid_main;
160. pid_main = run process_M_Register()
161. () state_M_Register[pid_main] = init_register;
162. printf("<ENGINE: main machine has pid == %d>, pid_main);
163. //Generation of first message
164. power_on!
165. power_off!
166. C_SR0 ! bit0, bit0;
167. C_SR0 ! bit0;
```

Fig. 3: Message generation for the power_on channel.

After those initialization steps, process Engine starts an atomic block in which it non-deterministically generates the messages to be sent over the channels (e.g., Listing 1.4, lines 181 - 186 initialize the power_on channel). The starting statement of this block is identified by the label generation at line 175 in Listing 1.4.

The subsequent evolution of the processes is driven by a suitable message handling mechanism, implemented as explained in the following. Each external channel has a buffer that stores two messages (Fig. 3). The first position C is used to store the message available in the current step, whereas the position N is used to store the message to be delivered in the next step (if any). During the execution of the current step, the processes modeling the SUT can read messages contained in positions C of any channels, without removing them. If a new message is produced by the SUT, it is stored in positions N of the corresponding channel (Fig. 3 (a)). At the beginning of the next step, the Engine checks for the presence of messages in positions N, (Listing 1.4, line 180). If a position N does not contain a message generated by the SUT processes during the previous step,
Listing 1.6: Promela code of machine Engine - constraints.

Listing 1.6: Promela code of machine Engine - constraints.

```promela
//MESSAGES ON C_SR_0
if : (len(C_SR_0)==1) ->
  if : (1) -> temp1=0;
  : (1) -> temp1=1;
  fi;

if : (1) -> temp2=0;
: (1) -> temp2=1;
fi;

if :
  : (temp1==1 && temp2==1) -> goto abort;
  : else -> skip;
fi;
```

the Engine generates a new message by using temp variables and if statements (Fig. 3 (b), Listing 1.4, lines 181 - 186). Finally, the Engine consumes all the messages contained in positions C (line 189), by moving the content of position N in each channel to position C, thus making the messages previously generated for the next steps available (Fig. 3 (c)).

Note that the receive statement at line 189 is always executable. This is ensured by the fact that the SUT never removes messages from the external channels. Therefore, that statement is never blocked, as two messages are always stored in each channel when it is executed.

The generation block ends by assigning the token to the main process (Listing 1.4, line 341). Then, the Engine process enters the do construct, where it waits until the Promela global variable timeout evaluates to true. This happens when no statement is executable in the active processes, hence when all the SUT processes have consumed their token. In this case, Engine executes a jump to the generation label, starting a new step.

### 3.4 Constraining Behaviors

The non-deterministic generation of messages to be sent over the channels can be constrained to a set of requirements that the desired environment must fulfill. Such constraints can be used to prevent the environment to prompt the system with unfeasible combinations of inputs.

The simplest constraint a designer may require is to avoid the generation of conflicting messages over the channels. As an example, the SR flip-flop cannot be prompted with both $R = 1$ and $S = 1$. This constraint can be expressed in Promela as shown in Listing 1.6. The constraint is included in the already described generation block for channel C_SR_0. After the generation of the values for the signals $S$ and $R$ in the variables temp_1 and temp_2 respectively, the statements reported at lines 223 - 225 check that these values are not both equal to 1. If the constraint is not satisfied, the Engine process jumps to the abort label (reported in Listing 1.4), which immediately ends this process, interrupting
the related behavior. Note that the alternative handling of constraint violations that generates a new set of values for the messages is not an efficient solution, since it increases the number of possible execution paths in the state space, without adding meaningful behaviors. Similarly, we can express constraints involving different fields of the same compound message and constraining the generation of messages subject to the occurrence of specific events. These kinds of constraints are not described here for sake of space.

4 A Case Study in the Railway Domain

ERTMS/ETCS (European Rail Traffic Management System/European Train Control System)[11] is a standard for the interoperability of the European railway signalling systems ensuring both technological compatibility among trans-European railway networks and integration of the new signalling system with the existing national interlocking systems. The ERTMS/ETCS specification identifies three functional levels featuring growing complexity. They can be implemented singularly or in conjunction and mainly differ in the communication mechanisms adopted to control the trains. Level 2 and Level 3 represent two more cutting-edge solutions than Level 1, at this moment Level 2 is the most widespread choice between Level 2 and Level 3. A reference architecture for ERTMS/ETCS systems consists of three main subsystems: the on-board system is the core of the control activities located on the train; the line side subsystem is responsible for providing geographical position information to the on-board subsystem; the trackside sub-system is in charge of monitoring the movement of the trains. The Radio Block Centre (RBC) is the most important component of the track side subsystem of the ERTMS/ETCS architecture. RBC is a computing system whose aim is to guarantee a safe inter-train distance on the track area under its supervision. It interacts with the on-board system by managing a communication session, by using the EURORADIO protocol and the GSM-R network. In the following, part of a realistic realization of an RBC procedure is described, together with the test generation procedure that demonstrates how the proposed approach can be effectively applied to obtain test sequences.

The Communication procedure is modeled by the DSTM specification shown in Fig. 5. The main machine M_ComunicationEstablishment (Fig. 5(a)) is in charge of modeling the management of the connection requests issued by the trains. It accepts a limited number of requests (collected in variable V_cont) and for each accepted request it instantiates a new machine M_ManageTrain by entering the box MCE.manageTrain. Three transitions exit from node MCE_idle: MCE_T03, MCE_T06 and MCE_T02. MCE_T03 enters the fork, it is triggered by the availability of a message on channel C_request and it is guarded by the condition V_cont <= 3. The action of this transition delivers acceptance message over channel C_answer, increments counter V_cont and stores in variables V_chSystemVersion V_chAck and V_chSessionEstablished the names of the channels to be used to communicate with the train. The asynchronous control flow exiting from this fork returns back to node MCE_idle. When an instance of machine M_ManageTrain
terminates its execution, transitions **MCE.T06** and **MCE.T07** merge the control flow by entering the join node; transition **MCE.T08** exiting the join decrements the counter **V.cont**. Transition **MCE.T02** from node **MCE.idle** instead, is activated on receiving a connection request, when the maximal number of service requests has been reached. The action of this transition delivers of a suitable refusal message over channel **C.answer**. Machine **M.ManageTrain** (Fig. 5(b)) models the management of the communication procedure with a specific train. It takes the names of the channels, on which the train and RBC will communicate, as parameters. This machine enters node **MMT.idle** and then instantiates machine **M.SessionEstablishment**, which models the session establishment protocol, by entering the corresponding box. Machine **M.SessionEstablishment** (Fig. 5(c)) can terminate its execution with different exiting conditions (i.e., different exiting nodes). If the communication session with the train has been successfully established, then the machine exits via either via node **MSE.som** or node **MSE.entry**, according to the specific communication mode established. Depending on the exit node of this machine, machine **M.ManageTrain** then instantiates either **M.StartOfMission** or machine **M.Entry**. If, on the other hand, the
session establishment protocol aborts, then it terminates its execution in node MSE_aborted. Finally, machine M_MovAuth is instantiated after the termination of either one of machines M_StartOfMission and M_Entry, which provides the train with the Movement Authority.

4.1 Results

The construction of the Promela model is automatically generated as explained in Section 3. The model contains as many processes as DSTM machines depicted in Fig. 5 plus the Engine process. As the structure of the Promela model is exactly the same of the code discussed in Section 3.2 and 3.3, only a portion of the code for process M_CommunicationEstablishment is shown in Listing 1.7. The entire model of the case study contains 553 lines of code, where the first 54 of them are types and variable declarations.

Listing 1.7: Promela model of M_CommunicationEstablishment()

```plaintext
proctype process_M_CommunicationEstablishment() {
byte i;
pid pid_temp;
bit my_children[MAX_PROC];
do :: (state_M_CommunicationEstablishment[_pid]==MCE_initial && has_token[_pid]==1) -> atomic {
  printf("< current node [%d] = MCE_initial >\n",_pid);
  has_token[_pid]=0;
  printf("< firing transition [%d] = MCE_T01 >\n",_pid);
  transition_M_CommunicationEstablishment[_pid]=MCE_T01;
  state_M_CommunicationEstablishment[_pid]=MCE_idle;
  last_transition=MCE_T01;
}
:: (state_M_CommunicationEstablishment[_pid]==MCE_idle && has_token[_pid]==1) -> atomic {
  printf("< current node [%d] = MCE_idle >\n",_pid);
  has_token[_pid]=0;
  if :: (C_request ?[_,_,_] && V_cont==4) ->
    C_answer!=refused;
    printf("< firing transition [%d] = MCE_T02 >\n",_pid);
    transition_M_CommunicationEstablishment[_pid]=MCE_T02;
    state_M_CommunicationEstablishment[_pid]=MCE_idle;
    last_transition=MCE_T02;
:: (C_request ?[_,_,_] && V_cont<=3) ->
    C_request?V_chSystemVersion , V_chAck , V_chSessionEstablished ,
    C_answer!=accepted;
    V_cont++; pid_temp=run process_M_ManageTrain(V_chSystemVersion , V_chAck ,
    V_chSessionEstablished);
    state_M_ManageTrain[pid_temp]=MMT_initial;
    my_children[pid_temp]=1;
    has_token[pid_temp]=1;
    printf("< firing transition [%d] = MCE_T03_MCE_T04_MCE_T05 >\n",_pid);
    transition_M_CommunicationEstablishment[_pid]=MCE_T03_MCE_T04_MCE_T05;
    state_M_CommunicationEstablishment[_pid]=MCE_idle;
    last_transition=MCE_T03_MCE_T04_MCE_T05;
:: (term_M_ManageTrain_exiting > 0) ->
    term_M_ManageTrain_exiting--; ch_term_M_ManageTrain!1;
```

194
In order to show the effectiveness of the approach, we report the resulting performance of the Promela model for generating a test sequence that covers transition \textit{MSE\_T06} of machine \textit{M\_SessionEstablishment}. The test sequence is obtained by generating a Promela never claim that checks for the existence of behaviors in which transition \textit{MSE\_T06} is taken (i.e., such that the condition \textit{last\_transition==MSE\_T06} holds). The corresponding never claim is shown in Listing 1.8. This Promela model has been executed by SPIN \cite{K Uncle} on a personal computer equipped with an Intel Core-i7, 8GB of RAM. The generation of the test sequence requires the exploration of 5211 states analyzed in 0.234 seconds.

### Listing 1.8: Never claim

```plaintext
never {
  step1:
  if :: (last_transition==MSE\_T06) -> goto endStep
  :: else -> goto step1
  fi;
  endStep: skip
}
```

## 5 Conclusions and Future Work

In this paper we presented a fully automatable approach to build a non trivial Promela model from a DSTM specification of a system under test. The approach has been defined to be integrated into existing testing environments in railway industrial settings and provide practical means to support the automatic generation of test sequences for gray-box testing of control systems. We are currently completing the process for the automat translation of DSTM models into Promela and the construction of the Promela model modeling the environment of the SUT. This involves the implementation of a chain of model transformations partially written in ATL \cite{A Un ind}. More work along several directions is needed to provide a complete test case generation environment. In particular, we are currently working on automating the construction of test specifications to obtain transition coverage, on optimizing the generation of the test cases, and on providing the end-user with a proper presentation of the generated sequences.
Acknowledgments

This paper is partially supported by research project CRYS TAL (Critical System Engineering Acceleration), funded from the ARTEMIS Joint Undertaking under grant agreement n. 332830 and from ARTEMIS member states Austria, Belgium, Czech Republic, France, Germany, Italy, Netherlands, Spain, Sweden, United Kingdom.

References


3. CENELEC. EN50128 communication, signalling and processing systems - software for railway control and protection systems, 2011.


11. UIC. ERTMS/ETCS class1 system requirements specification, ref. SUBSET-026, issue 2.2.2, 2002.


6 Appendix: Sample Test Sequence

Listing 1.9: Obtained Test Sequence

```plaintext
<ENGINE: main machine has pid = 1>
<ENGINE: message generation>
<ENGINE: C_request - generated<C_SystemVersion,C_Ack,
C_SessionEstablished>>
<ENGINE: C_SystemVersion - generated<V0>>
<ENGINE: C_Ack - generated<1>>
<ENGINE: C_SessionEstablished - generated<L0,1,1>>
<ENGINE: end execution>
  <current node[1] = MCE_initial>
  <firing transition[1] = MCE_T01>
<ENGINE: message generation>
<ENGINE: C_SystemVersion - generated<V0>>
<ENGINE: C_Ack - generated<1>>
<ENGINE: C_SessionEstablished - generated<L0,1,1>>
<ENGINE: end execution>
  <current node[1] = MCE_idle>
  <firing transition[1] = MCE_T03_MCE_T04_MCE_T05>
  <current node[2] = MMT_initial>
  <firing transition[2] = MMT_T01>
<ENGINE: message generation>
<ENGINE: C_SystemVersion - generated<V0>>
<ENGINE: C_Ack - generated<1>>
<ENGINE: C_SessionEstablished - generated<L0,1,1>>
<ENGINE: end execution>
  <current node[1] = MCE_idle>
  <current node[2] = MMT_idle>
  <firing transition[2] = MMT_T02>
  <current node[3] = MSE_initial>
  <firing transition[3] = MSE_T01>
<ENGINE: message generation>
<ENGINE: C_Ack - generated<1>>
<ENGINE: C_SessionEstablished - generated<L0,1,1>>
<ENGINE: end execution>
  <current node[1] = MCE_idle>
  <current node[2] = MMT_establishment>
  <current node[3] = MSE_waitForAck>
  <firing transition[3] = MSE_T03>
<ENGINE: message generation>
<ENGINE: C_SystemVersion - generated<V0>>
<ENGINE: C_Ack - generated<1>>
<ENGINE: C_SessionEstablished - generated<L1,1,1>>
<ENGINE: end execution>
  <current node[1] = MCE_idle>
  <current node[2] = MMT_establishment>
  <current node[3] = MSE_waitForSessEstab>
  <firing transition[3] = MSE_T06>
```

197
An Approach to Static-Dynamic Software Analysis

Pablo González de Aledo¹, Pablo Sanchez¹ and Ralf Huuck²

¹ University of Cantabria
{pabloga,sanchez}@teisa.unican.es *
² DATA61** and UNSW, Sydney, Australia
ralf.huuck@nicta.com.au

Abstract. Safety-critical software in industry is typically subjected to both dynamic testing as well as static program analysis. However, while testing is expensive to scale, static analysis is prone to false positives and/or false negatives. In this work we propose a solution based on a combination of static analysis to zoom into potential bug candidates in large code bases and symbolic execution to confirm these bugs and create concrete witnesses. Our proposed approach is intended to maintain scalability while improving precision and as such remedy the short comings of each individual solution. Moreover, we developed the SEEKFAULT tool that creates local symbolic execution targets from static analysis bug candidates and evaluate its effectiveness on the SV-COMP loop benchmarks. We show that a conservative tuning can achieve a 98% detecting rate in that benchmark while at the same time reducing false positive rates by around 50% compared to a singular static analysis approach.

1 Introduction

Quality assurance for safety-critical systems is no longer only challenged by hardware reliability and the complexity of the environment theses systems are operating in, but to a large degree these systems are suffering from the growth of their software bases. In the automotive space a state-of-the-art car contains over 50 million lines of source code. And although the industry has stringent quality assurance processes in place, complies to strict standards such as ISO 26262 and uses restrictive coding guidelines such as MISRA [1], safety is continuously challenged. As shown by Miller et al. [2, 3] modern automobiles are open to numerous attack vectors, almost exclusively being exposed by software bugs such as buffer overruns, null pointer dereferences and command injections.

Industry has extensive experience designing and testing safety-critical systems. However, the growing software sizes pose problems to many of the existing quality...
assurance methods and processes. This includes common practices such as dynamic software testing and static program analysis. Software testing does not scale well and is both expensive as well time consuming. On the other hand, static analysis scales well but suffers from both false positives and/or false negatives. This means, there are spurious warnings not relating to actual defects and instances of software bugs that are part of checked defect classes, but missed. Both false positives as well as false negatives are a serious concern in industry.

In this work we present a first approach that bridges some of the gaps between the existing techniques and their shortcomings. In particular, we present a combination of static program analysis and symbolic dynamic execution to minimize false positives and false negatives, while at the same time maintaining scalability. The core idea is to use static program analysis to broadly zoom in on a potential software defect and treat that as a bug candidate. Next, we make this bug candidate a precise target for symbolic execution. This has a number of advantages:

1. Scalability is maintained by a broad static analysis pass that zooms in on bug candidates.
2. Fine grained symbolic execution has a concrete target as opposed to an un-guided crawl, which allows for additional symbolic execution heuristics.
3. Performance can be tuned, by relaxing static analysis constraints and removing false negatives at the expenses of potential false positives, which in turn can potentially be ruled out by symbolic execution. Conversely, only true positives can be reported where symbolic execution provides a concrete witness execution.

Moreover, we present the first steps of an integrated tool called SEEKFAULT using static analysis and symbolic execution, which borrows some of the underlying technology of the respective tools Goanna[4] and Forest[5]. As a first benchmark we apply SEEKFAULT to the loop category of the SV-COMP verification competition set. Relaxing static analysis to allow for over-approximations we are able to detect 98% of the defect cases in SV-COMP while reducing the false positive rate by over 50% compared to a single static analysis approach.

The remainder of this paper is structured as follows: In Section 2 we present the overall ideas and their relation with existing work. In Section 3 we give a brief introduction to the formal verification based static analysis we employ as well as our symbolic execution framework for C/C++ code. This is followed by an explanation of our new combined analysis framework and its architecture in Section 4. We present our initial results from the tight integration of static analysis and symbolic execution in Section 5 and conclude with a summary and future work in Section 6.

2 Overview and Related Work

Software testing is extensively used to validate the safety-critical system (or a unit thereof) against requirements to ensure coverage of both the requirements and the actual code. However, it is well understood that only a fraction of the actual semantic behavior can be realistically tested and many of the known vulnerabilities result from corner cases of a particular input leading to vulnerabilities [2]. For instance,
even when a path with a particular division is covered, the semantic case where that divisor happens to become zero might not. As a result even full traditional test coverage does not equate to full semantic coverage.

There are various approaches to remedy this shortcoming including symbolic execution [6] and concolic testing [7, 8]. These techniques increase semantic coverage criteria by treating inputs and undetermined return values symbolically. As such this enables the investigation of an execution not only for a single value, but for a symbolic range of values at once. However, as shown in industry case studies [9, 10] symbolic techniques are prone to scalability limitations and current tools are not well suited yet for deep embedded applications. As such their adoption in safety-critical industries has so far been limited.

One widely used technology in safety-critical industries is static program analysis. Static analysis approximates the behavior of source code and detects common coding violations such as the ones defined by MISRA, but also possible software bugs that lead to runtime errors such as null pointer dereferences, memory leaks, and buffer overruns. Many commercial tools are based on earlier academic work and are routinely used in industry [11, 12, 4, 13]. However, while static analysis is scalable to very large code bases it approximates program behavior and as such is prone to false positives (false alarms) and/or false negatives (missed bugs).

Static analysis and dynamic testing can be seen as two different approximation methods to cover the program semantics as shown in Figure 1. While (sound) static analysis over-approximates the program behavior and as such allows false positives, dynamic analysis under-approximates program behavior leaving false negatives.

Our approach combines both techniques and approximations to obtain a solution that is more scalable than symbolic execution, yet more more precise than static program analysis. The main idea is to use static analysis to ‘zoom’ into potential bugs we call bug candidates. These bug candidates are identified by modern program analysis techniques including data flow, model checking and CEGAR-style trace re-

**Fig. 1.** Top Row: static analysis coverage; bottom row: symbolic execution coverage.
However, while this type of program analysis can be fast and scalable, it is typically less precise than some actual execution or simulation. As such, there always remains a level of uncertainty regarding false positives. To counter this, we use the bug candidates determined by static analysis and pass them on to a symbolic execution execution pass, using those candidates as local reachability targets. This means, we attempt to confirm that a bug candidate is indeed a real bug. This allows us to boost the rate of true positives. The reachability targets assist additional heuristics that guide the search and are more efficient than classical crawling approaches.

Bug candidates that cannot be confirmed by symbolic execution remain potential bugs due to the under-approximating nature of symbolic execution unless, however, symbolic execution is able to explore all paths (symbolically) and as such can make a precise decision whether a bug candidate exists or not.

2.1 Other Related work

Most of the work in the symbolic execution and the static program analysis area has been focusing on improvements and heuristics in each individual field [16, 15, 17, 18]. Combining the different domains gained less attention and is mostly related to improving symbolic execution search strategies by adding static analysis information [19, 20]. In [21], Young and Taylor use static analysis to compute a concurrency graph and then to prune equivalent symbolic states by dynamic execution. Their ideas focus on concurrency errors for Ada programs and the goals are similar to symmetry and partial order reduction. Another combined approach is presented in [22]. However, the authors focus on obtaining maximal-coverage test cases for C programs. In contrast, our work focuses on the reachability of a set of error locations. Moreover, we use these locations to guide the symbolic execution search while [22] aims at heuristics for path coverage.

3 Our Approach to Static Analysis and Symbolic Execution

We deploy two complementary program analysis techniques: Static code analysis and symbolic execution. As the names suggest, the former is a static technique that takes the source code and builds an abstraction that is analyzed using a range of approaches including model checking and trace refinement. The latter is a dynamic technique that symbolically executes the program under test by building constraints over concrete execution paths and checking their validity using SMT solving.

3.1 Static Analysis using Model Checking and Trace Refinement

Static analysis comprises a number of techniques including data flow analysis, abstract interpretation and software model checking [23, 18]. The approach we use in this work is based on model checking and trace refinement as originated in the Goanna tool [24]. The core ideas are based on the observation that data flow analysis problems can be expressed in modal \( \mu \)-calculus [25]. This has been developed further by Fehnker et al. in [26] and later expanded in [14].
void example ( ) {
  l0 : int i , *q ;
  l1 : int * p = malloc ( sizeof ( int ) ) ;
  for ( l2 : i = 100000 ; l3 : i >= 0 ; l7 : i -- ) {
    l4 : q = p ;
    l5 : if ( i == 0 )
      l6 : free ( p ) ;
  }
}

Fig. 2. Original program and automatically annotated CFG.

The main idea is to abstractly represent a program (or a single function) by its control flow graph (CFG) annotated with labels representing propositions of interest. Example propositions are whether memory is allocated or freed in a particular location, whether a pointer variable is assigned null or whether it is dereferenced. In this way the possibly infinite state space of a program is reduced to the finite set of locations and their propositions.

The annotated CFG consisting of the transition system and the (atomic) propositions can then be transformed into the input language of a model checker. Static analysis bug patterns can be expressed in temporal logic and evaluated automatically by a model checker. To illustrate the approach, we use a contrived function example shown in Fig. 2. It works as follows: First a pointer variable p is initialized and memory is allocated accordingly. Then, in a loop, a second pointer variable q is assigned the address saved in p. After hundred-thousand assignments p is freed and the loop is left.

To automatically check for a use-after-free, i.e., whether the memory allocated for p is still accessed after it is freed, we define atomic propositions for allocating memory \texttt{define}_p, freeing memory \texttt{free}_p and accessing memory \texttt{assign}_p, and we label the CFG accordingly. The above check can now be expressed in CTL as:

\[ \forall p : \text{AG}(\text{define}_p \Rightarrow \text{AG}(\text{free}_p \Rightarrow \text{AG} \neg \text{assign}_p)) \]

This means, whenever memory is allocated, after free there is no occurrence of a assign. Note that once a check has been expressed in CTL, the proposition can be generically pre-defined as a template of syntactic tree patterns on the abstract syntax tree of the code and determined automatically. Hence, it is possible to automatically check a wide range of programs for the same requirement.

Trace Refinement Loop Model checking the above property for the model depicted in Fig. 2 will find a violation and return a counter example. The following path denoted by the sequence of locations is such a counter example: l0, l1, l2, l3, l4, l5, l6, l7, l3, l4, l5. However, if we match up the counter example in the abstraction with the
concrete program, we see that this path cannot possibly be executed, as the condition $i = 0$ cannot be true in the first loop iteration and, therefore, $l_5$ to $l_6$ cannot be taken. This means, the counter example is spurious and should be discarded. We might get a different counter example in the last loop iteration $\ldots, l_5, l_6, l_7, l_3, l_4, l_5$. But again, such a counter example would be spurious, because once the condition $i = 0$ holds, the loop condition prevents any further iteration.

To detect the validity of a counter example we subjected the path to a fine-grained simulation using an SMT solver. In essence, we perform a backward simulation of the path computing the weakest precondition. If the precondition for the initial state of the path is unsatisfiable, the path is infeasible and the counter example spurious. We use an efficient SMT encoding and a refinement loop by creating observer automata to successively eliminate sets of infeasible traces. For the example in Fig. 2 the approach is able to create two observer automata from minimal unsatisfiable cores of a single path leading to the elimination of all paths of the same nature, i.e., avoiding an unrolling of the loop. This approach is similar to interpolation-based solutions and more details can be found in Junker et al. [14].

False Positives and Tuning Even in this formal verification based framework of static program analysis there are possibilities for false positives (wrongly warned bugs) and false negatives (missed bugs). This is caused by the abstraction and encoding into the model checker, which is necessarily sound. For instance, certain semantic constructs such as function pointers are typically not modelled and their behaviour is optimistically assumed. And, finally, the false positive elimination itself might time out and a judgment call whether to report a potential bug or not is made.

Industrial static analysis tools regularly make the aforementioned trade-offs. In this work we scale back the potential false negatives and counter the increasing false positives with symbolic execution.

3.2 SMT Solving Based Symbolic Execution

Symbolic execution is a faithful technique to observe program behavior by evaluating it symbolically in an abstract or constraint-based domain [6]. This means, values, variables and expressions are encoded as constraints over program paths and solvers are used to determine the (symbolic) program state at each location. The most common use case is to determine test inputs and coverage criteria [27], which is generalized to the concept of concolic testing [7, 8].

These approaches basically divide executions into equivalence classes exhibiting the same behavior under a given symbolic value or constraint of input parameters and path conditions. The advantage of these approaches is the ability to take into account a wide range of (equivalent) inputs within one interpreted execution. However, besides building a faithful symbolic interpreter the challenges of semantic coverage and dealing with a potentially exponential set of execution paths with respect to the number of decision points remain.

A bug detected by symbolic execution or concolic testing is basically the same as if discovered by dynamic testing. Hence, it provides some concrete validation that
the program under test exposes some vulnerability. This is a clear advantage over static program analysis, where false positives are possible and further investigation of the results is often required. The downside is that both from a practical and theoretical point of view not all execution paths can typically be explored. As such symbolic execution helps for confirming bugs, but less so for ruling them out.

In the following we describe our approach to symbolic execution using multiprocess execution and multi-theory SMT solving.

**Our Approach to Symbolic Dynamic Execution** Symbolic execution evaluates the code under test using symbolic variables. The symbolic variables can take any value of the replaced concrete variable range they substitute. This is in particular true for free (input) variables. Moreover, all operations on symbolic variables are recorded as a mathematical constraint over a pre-defined logic of an SMT solver as detailed below. In our approach, whenever the evaluator hits a conditional branch, the SMT solver is evaluating the two possible branching outcomes (true and false) to see if any or all of the branches are feasible. As a result, on each path the evaluator keeps a record of the set of constraints that must hold to follow this path and it only keeps the feasible paths in memory. This approach has proven to be a good compromise between generality, i.e., each path is represented as a formula that is valid for different input values, and specificity, i.e., only possible paths are considered, and they are considered explicitly.

To exemplify the approach, we can use the example shown in Figure 5 and the associated execution tree of Figure 3. When this example is run in the symbolic execution engine, it is emulated in a virtual environment that logs every access to a variable and every operation performed on a variable. In the example we start at the beginning of `main`. The first operation that takes place is the assignment of the constant 0 to the variable `i`. Then `i` is compared to 10. The framework keeps record of the fact that `i` comes from a constant, so there is no need to explore two branches in the condition, because only one can be executed. If `i` was not assigned to the constant 0 at the beginning, `i` would only have a symbolic assignment when reaching the condition. In that case, a SMT solver is called for the two possible outcomes of the branch, and the branch condition is added to a set of constraints that is independent for every path. If the solver gives a satisfying assignment for that branch output, we obtain
two outcomes: Firstly, we know that the path starting at the beginning of main is feasible. Secondly, we get a concrete input vector for all free variables demonstrating the reachability.

**Multi-Process Execution** As it can be intuitively seen in Figure 3, the number of paths grows exponentially with the number of branches in the code. To find non-trivial bugs and to scale to larger programs we use parallelization as one of the architectural solutions. This means for every decision point, i.e., every branching we spawn separate processes for the true and false branches. This enables us to parallelize the SMT solver computation as well as to independently follow different search strategies for different paths.

**Multi-Theory Solving** Another technique to speed up the process is to adjust the representation of the symbolic variables and their encoding in the SMT solver. For proving certain properties the sign of the variables might be enough or a representation as intervals is appropriate. If we want to account for overflows, or precisely capture sign-extension or bitwise operations, a bit-level representation for every variable is used. Some other representations we support are linear equations, where each variable is represented as a linear formula dependent of input variables, and polynomials, where sets of variables are represented as a polynomial equation. In our work we deploy heuristics to switch between different SMT solver theories dynamically based on the current context [5].

**Execution Monitors** While the main goal of symbolic execution is to generate input test vectors, it is possible to instrument the code on top of the symbolic execution framework to introduce monitors on it. Those monitors are observer code that check for errors during run-time. For instance, we add a monitor that on every pointer dereference checks that the value of the index to an array is in the range of allocated memory. Monitors can be expressed as SMT-formulas and their generation can be automated avoiding manual code annotations.

Although the semantics of symbolic execution precisely capture the set of program behaviors, the program is still under-approximated, since not all of paths can necessarily be explored, neither in theory nor in practice. This is caused by (non-regular) loops and recursion in programs leading to infinitely sized spaces. In order to maximize the set of explored states, different heuristics have been added to these frameworks [28, 15]. These heuristics do not solve, however, the fundamental problem of a potentially exponentially growing number of execution paths. Hence, our goal is to use static analysis for defining more constrained bug candidates and provide a guidance of the symbolic execution framework in the search strategy.

4 An Integrated Static-Dynamic Approach

**Architecture** We illustrate our approach in Figure 4: We start off with a static security analysis phase. If there is no vulnerability found the process stops. Otherwise,
we submit the bug candidate to the symbolic execution engine. If the symbolic execution engine is able to confirm the issue it generates a concrete trace and an input vector. Otherwise, the bug candidate is neither confirmed nor ruled out automatically and needs to be subjected to a manual investigation. Depending on that outcome either the issue will be manually confirmed or it proves to be a false positive that can be used to improve the static analysis checking algorithm or the exact CTL specification.

4.1 Implementation

We implement our approach in a new tool called SEEKFAULT. The SEEKFAULT engine makes use of two approaches: Static analysis based on model checking and SMT-based trace refinement as used in Goanna [29], and symbolic execution based on multi-theory SMT solving as used in Forest [5]. Z3 is used as the underlying SMT solver. SEEKFAULT itself is developed in a mixture of C/C++ and OCaml.

At the current stage of development the integrated SEEKFAULT tool first runs a static analysis pass to determine bug candidates and for each potential bug creates location information as well as a possible counter-example trace that is then passed on to the dynamic execution phase. Unlike traditional symbolic execution the combined approach in SEEKFAULT enables new search heuristics by applying the trace information as well as by using the bug locations as reachability targets. For instance, as one heuristics we calculate a distance measure from the last visited node in the program to the reachability target. This distance is computed statically over the control flow graph. The symbolic execution engine can then use that distance to sort the set of candidate paths during the guided search. To do so, we use the standard A* graph traversal algorithm. Finally, we use time outs on each branch of the symbolic execution if we are unable to reach a particular target.
5 Experiments

In this section we outline some of the experiments we performed and some of the experiences we gained so far. While implementation for larger projects is still underway it provides some valuable results.

5.1 Examples

We firstly demonstrate our idea by some examples from our internal test suite. The first example program is shown in Figure 5. An array with 10 elements ranging from 0 to 9 is initialized in a loop. However, in the last loop iteration the counter is increased to one beyond the array size and the subsequent access to that array would result in an out of bounds violation.

This error can be detected by our SEEKFAULT static analysis engine alone as the following command shows:

```bash
$ seekfault --static-only overflow.c
SEEKFAULT - analyzing file overflow.c
line 5: warning: Array `a' subscript 10 is out of bounds [0,9].
```

For that example the analyzer is able to determine the array bounds as well as the number of loop iterations that are executed and, therefore, can derive the buffer overrun. However, in certain scenarios when the complexity of reasoning increasing by for instance copying memory around or reasoning about strings the analysis might lose precision. We do not warn in the latter cases. An example is shown in Figure 6. In the example, the buffer overflow introduces a real vulnerability, as it can be used to write in the memory occupied by the variable `access', and grant the access to the application with an incorrect password.

This occurs when the size of the string passed as first parameter to the program is larger than 10 characters. In that case, the `strcpy` function writes in a space that was not allocated to store the variable `password_buffer`, but for `access`. Once access is overwritten with a different value than the initial 0, the access to the application is granted.

To be able to detect these kind of errors we tune the static analysis engine of SEEKFAULT to always emit an error when it is not certain that a bug is absent. This
means it will generate a vulnerability candidate for the example in Figure 6. Moreover, using our symbolic execution engine on the target location of the static analysis candidate we get a concrete confirmation of that bug. The SEEKFAULT engine produces:

```
$ seekfault pwd.c
SEEKFAULT - analyzing file pwd.c
line 5: Array `password_buffer' subscript 10 is out of bounds:
Symbolic analysis:
  Testcase 12 : aaaaaaaaaa\0
  Testcase 13 : aaaaaaaaaba\0
  Testcase 14 : aaaaaaaaaba\0 < BufferOverflow
```

This shows this two-tiered approach where static analysis defined the bug candidate and symbolic execution is able to provide a real exploitable scenario in case the input is the `aaaaaaaaaba\0` string.

5.2 SV-COMP Benchmark Results

For the evaluation of our integrated solution we use the well known SV-COMP benchmark\(^3\), in particular, the loop category. SV-COMP is a set of competition benchmarks used in the automated verification community to highlight complex verification problems and to test the strength of individual tools.

The loop category is comprised of 117 files. All of the test cases expose a potential error, but only a minority of 34 files exhibit a real bug. Hence, any brute force approach by warning at any uncertainty will overwhelmingly exhibit false positives.

We show the results of our integrated approach in Table 1. This table is broken down by the different analysis phases as well as the final verdict, where SA denotes static analysis, SE symbolic execution and SF SEEKFAULT. A tick means proven to be correct, a cross that a bug has been confirmed and a warning triangle means for static analysis that it flags a potential issue and for symbolic execution that is times out. The files names shaded in gray are those containing a bug.

We have broken the table in five groups, which are separated by horizontal lines.

1. In the first set of examples, the static analysis engine is able to conclude that the program is correct. This is because our static analysis phase over-approximates the possible behavior and the program does not contain any approximation breaking constructs such as function pointers.
2. In the second group, SEEKFAULT’s static analysis engine produces some potential bug candidates that are passed to the symbolic analysis pass. However, the symbolic analysis engine was able to faithfully cover all the possible branches in the program and conclude that all of them are bug-free.

\(^3\) [http://sv-comp.sosy-lab.org/](http://sv-comp.sosy-lab.org/)
provides a set of candidate locations that exhibit the undesired behavior. This set of locations is used as target locations for the symbolic execution heuristics.

<table>
<thead>
<tr>
<th>Filename</th>
<th>SA</th>
<th>SE</th>
<th>SF</th>
<th>Filename</th>
<th>SA</th>
<th>SE</th>
<th>SF</th>
<th>Filename</th>
<th>SA</th>
<th>SE</th>
<th>SF</th>
</tr>
</thead>
<tbody>
<tr>
<td>nested6_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>functions_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>nested9_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>terminator_01...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>heapsort_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>underapprox_fa...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>apache-escape...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum01_bug02_su...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>apache-get-tag...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>while_infinite...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>SpamAssassin-l...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>count_by_k_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>for_bounded_lo...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>甚么If01_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>diamond_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_up_down...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex03_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>gj2007_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum01_bug02_fa...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_up_down...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>gr2006_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum01_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>dd1m2013_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>seq_true-unrea...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum04_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>jm2006_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>down_true-unre...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>terminator_02...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>jm2006_variant...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>phases_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex02_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>overflow_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>up_true-unrea...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum03_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>half_true-unre...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>bhmr2007_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex03_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>nest-if3_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>hkk2008_true-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>terminator_03...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>MADWi-Fi-encoder...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>half_2_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex01_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex04_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>string_concat-...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex01_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>eureka_01_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>functions_fails...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sum01_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>n.c40_true-unr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>string_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>lu.cmp_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>overflow_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>vogal_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>veris.c.sendm...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>phases_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>afnp2014_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>eureka_05_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>eureka_01_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>array_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>cgmp2005_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>id_trans_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>array_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>diamond_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>string_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>array_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>underapprox_tr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>vogal_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>array_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>large_const_tr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>NetBSD_loop_tr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>cgmp2005b_tru...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>mec40_true-unr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>sendmail-close...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>const_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>sum04_true-unr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>simple_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_by_1_tru...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>terminator_02...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>terminator_03...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_by_1_var...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>array_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>trex02_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_by_2_tru...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>array_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>css2003_true-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>count_by_nonde...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>const_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>n.c11_true-unr...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>gauss_sum_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>diamond_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>while_infinite...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>gj2007b_true-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>diamond_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>while_infinite...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>gw2006_true-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>ladvmp_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>while_infinite...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>id_build_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>multivar_false...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>cgmp2005_vari...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>multivar_true...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>nec11_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>for_infinite1...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>nested_true-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>phases_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>for_infinite1...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>nec20_false-un...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
<tr>
<td>simple_false-u...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>fragtest_simpl...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
<td>verisec_NetBSD...</td>
<td>✓</td>
<td>✓</td>
<td>✓</td>
</tr>
</tbody>
</table>

Table 1: Results of each engine and the integrated SEEKFAULT solution.

SA = static analysis, SE = symbolic execution, SF = SEEKFAULT, gray = bug

3. In the third group, the full potential of the SEEKFAULT approach is shown. In these cases static analysis concludes that there is a potential bug in the code and provides a set of candidate locations that exhibit the undesired behavior. This set of locations is used as target locations for the symbolic execution heuristics.
In each case SEEKFAULT was able to find the bug and provide a test case that demonstrates this behavior.

4. In the next two groups, the relaxation of the rules in the static analysis tool makes the analysis to produce error candidates in programs that however do not exhibit undesired behavior under the fully-accurate semantics of the operations of the program. The set of feasible paths, however, is too big to be fully exercised by symbolic execution, so under the requirements of a sound analysis, the algorithm has to output an inconclusive output. We observe, however that the fact of having a concrete goal to reach helps a lot in the symbolic execution framework so most of these cases (41 over 43) are actually correct. Considering the two remaining cases as correct would break the soundness of the approach but would leave us with an error rate of only 2/117.

In summary, the combined approach has a detection rate (number of detected errors over files with an error) of 98%. The true negative rate of the combined approach (number of files “proven” as correct when they are correct) is 35%, which is approximately 50% above the rate obtained by only using a static analysis approach.

5.3 Observations and Limitations

It is worth noting some observations: Firstly, our SEEKFAULT solution is quite capable of detecting bugs. All bugs have been identified by SEEKFAULT and all apart from two have been confirmed with symbolic execution inputs and traces. Secondly, the SEEKFAULT approach gives a slightly better coverage to demonstrate the absence of bugs compared to single static analysis approach. However, the SEEKFAULT solution is not yet very capable to prove the absence of bugs in general.

Having said that, the SV-COMP results need to be taken with a grain of salt: Many of the competition tools are variants of bounded model checking tools that declare a program bug free if no violation up to a certain bound can be found. In our case, if we declared a program bug free when both SEEKFAULT phases cannot come to a combined negative conclusion, we would correctly identify all benchmark cases apart from two, keeping the overall error rate at around 1%. This is better than the rate exhibited by more mature state-of-the-art tools in this set of programs.

Finally, we expect SEEKFAULT to shine outside the small but very complex SV-COMP cases. The main reason is that symbolic execution adds a lot of precision to static analysis, but is typically hampered by scalability. In the SEEKFAULT approach, however, static analysis takes care of scalability and provides local bug candidates that should be easier identifiable. Implementation work for those additional experiments is underway.

6 Conclusions

In this work we presented an integrated approach of static program analysis and symbolic execution. In this new two-phased solution static analysis is tuned to not miss bugs at the expense of higher false positives, which are filtered in the second
phase using symbolic execution. We implemented the solution in the tool SEEK-FAULT.

Our experiments on the challenging SV-COMP benchmark shows a 98% vulnerability detection rate with a 50% reduced false positive rate compared to a singular static analysis solution. Moreover, the overall true negative rate remains at around 35%, which is quite reasonable for this set of benchmarks. However, overall the false positive rate it still too high, unless we add the soundness breaking assumption that inconclusive symbolic execution results indicate the absence of a bug.

Future work is to experiment on larger open source projects. Our conjecture is that most detectable bugs are less complex than the SV-COMP ones and we should see lower false positive rates. However, this will largely depend on the scalability results for the symbolic execution phase. Earlier experiments with the use of reachability targets, however, showed that our symbolic analysis scales well to around several hundred to thousand lines of code.

Moreover, right now we still manually adjust the static analysis engine whenever possible to feedback the new information we gained from the symbolic execution phase. Another line of future work is to investigate a learning mechanism to at least partially automate that process.

References

1. MIRA Ltd: MISRA-C:2004 Guidelines for the use of the C language in critical systems (October 2004)
Probabilistic Analysis of a Calculus for Wireless Sensor Networks

Xi Wu and Huibiao Zhu
Shanghai Key Laboratory of Trustworthy Computing, East China Normal University, Shanghai, CHINA
{xiwu, hbzhu}@sei.ecnu.edu.cn

Abstract. The CWQ Calculus (a Calculus for Wireless sensor networks from Quality perspective) was recently proposed for modeling and reasoning about Wireless Sensor Networks (WSNs). It has the flexibility that not all input data in a binder need to be received in order for the process to continue. Meanwhile, it has the unique and important characteristic that, in order for the decision of a system of a WSN to be of high trustworthiness, the decision is expected to be made by considering all data from all network nodes in the WSN. Consequently, decisions of a system may have different trustworthiness depending on which input data have actually been received. In this paper, we propose a data-driven probabilistic trust analysis of the CWQ Calculus for WSNs. We assume that data received from a channel have trust values that follow a probability distribution; that is, the trust value of a data represents the trust of the decision of a system made solely based on that data. Thus, we decouple the probability of receiving input data from the probability of data trustworthiness. The overall trustworthiness of the decision of a system is determined by performing a relational analysis to combine these probability distributions.

1 Introduction

As one of the key components of Cyber Physical Systems [7], Wireless Sensor Networks (WSNs) [1, 2] have drawn a great deal of attentions recently. Due to significant applications of WSNs (e.g., distributed computing, medical systems, traffic security management systems, and disaster recovery), many calculi have been proposed in the literature for modeling and reasoning about WSNs; for example, [3, 4, 6, 8–10, 14, 15]. One important feature of wireless systems is broadcast, and wireless local broadcast is the commonly adopted broadcast model in modeling and reasoning about WSNs, for example, in past works [4, 6, 8–10]. In wireless local broadcast, not all nodes but only the nodes within the transmission area of the sender can receive the message broadcasted by the sender. On the other hand, one critical problem of wireless systems is unreliable communication in WSNs. This problem may be mainly caused by deployment constraints and/or communication modalities; this may result in abnormalities and thus decrease the quality of the service provided by a wireless system. Therefore, it is of great importance to ensure the service quality offered by a wireless system.
The CWQ Calculus. To ensure wireless sensor nodes to behave in a reasonable manner even if they are in an unreliable communication network, CWQ Calculus (a Calculus for Wireless sensor networks from Quality perspective) [17] was recently proposed for modeling and reasoning about WSNs and applications based on WSNs. It combines wireless local broadcast with quality predicate; the topological structure is considered at the network level, and different node behaviours are represented by processes. In CWQ Calculus, default values are given to deal with the situations that the ideal behavior fails due to unreliable communications. The CWQ Calculus was modified and simplified to be a parametric framework by extracting the network topology as a configuration [16]; this makes it more flexible for modeling and reasoning about networks of different topological structures.

Probabilistic Trust Analysis. CWQ Calculus includes an input guard, binder, to specify the inputs to be performed before continuing. A simple binder is of the form $c?x$ describing that some value should be received over channel $c$ and bound to variable $x$, and it has a trustworthiness $t$ chosen from some finite lattice of trust values. By incorporating a quality predicate $q$, a general binder is of the form $\&q(c_1?x_1, \cdots, c_n?x_n)$ indicating that several inputs are simultaneously active while the quality predicate $q$ determines when sufficient inputs have been received to continue (e.g., $q \in \{\forall, \exists, \exists!, m/n\}$ [13, 16, 17]). That is, the CWQ Calculus has the flexibility that not all input data in a binder need to be received in order for the process to continue. Then, there comes the problem that one cannot be sure what data has actually been received. Nevertheless, the subsequent process can determine this by testing whether a particular data has actually been received (e.g., by using the case construct case $x$ of some($y$)), and decisions can be made accordingly. Consequently, decisions of a system may have different trustworthiness depending on which input data have actually been received. This calls the need to analyze the trust of the robustness of a system.

In the literature, Nielson et. al. [12] developed a novel probabilistic trust analysis for supporting the Quality Calculus [13] to indicate the trust that a user can have in the overall robustness of a system. However, it is not applicable to the CWQ Calculus for WSNs, because the CWQ Calculus has a unique and important characteristic that is not part of the Quality Calculus. Specifically, the decision of a system of a WSN is expected to be made based on the data from all network nodes in the WSN, and the decision has the highest trustworthiness if data from all its constituent network nodes are received and considered. In other words, from the perspective of a single network node, its locally stored data may not be sufficient for making the best decision of a system. In Section 4, we illustrate this characteristic of WSNs in more detail, through a case study of refueling a car by using the information of gas stations stored in base stations.

Contributions. In this paper, we propose a data-driven probabilistic trust analysis of the CWQ Calculus for WSNs. Instead of the channel having a trust value, we assume that the data received from a channel have a trust value, where the trust value of a data represents the trust of the decision of a system made solely based on that data. Intuitively, data received from a channel of a network node is of high trustworthiness if it is essential for making a high-quality decision of the
system, and it is not otherwise; for simplicity, we assume the data received from a channel has a probability distribution of trust values. To facilitate our probabilistic analysis, we change the syntax of binders in CWQ Calculus for WSNs to &πq(c1?x1, ..., cn?xn) at the beginning of our probabilistic analysis, where π ∈ D({x1, ..., xn} → {t, ⊥}) denotes whether an input data xᵢ is received (i.e., t) or not received (i.e., ⊥) over channel cᵢ for 1 ≤ i ≤ n, and lᵢ ∈ D(L) is a probability distribution of the trust of the input data received over channel cᵢ. Consequently, we consider data trustworthiness instead of channel trustworthiness, and decouple the probability of receiving input data from the probability of data trustworthiness. In such a way, it is possible to conduct more flexible probabilistic analysis, e.g., for analyzing systems based on WSNs. Finally, the overall trustworthiness of the decision of a system is determined by performing relational analysis to combine the probability distributions of π and lᵢ (∀1 ≤ i ≤ n).

Organization. The rest of the paper is organized as follows. Firstly, we briefly review the CWQ Calculus in Section II. In Section 3, we give a motivating example to illustrate the need for a new data-driven probabilistic trust analysis to support the CWQ Calculus, while the formal detailed analysis is given in Section 4. Finally, Section 5 concludes the paper and points out some future directions.

2 Review of the CWQ Calculus

The CWQ Calculus [16, 17] was recently proposed for modeling and reasoning about WSNs and applications based on WSNs. It ensures that sensor nodes, even in an unreliable communication network, can behave in a reasonable manner. In the following, we briefly review the syntax and semantics of the CWQ Calculus.

Syntax of the CWQ Calculus. The processes and networks are interpreted by a two-level syntax in the CWQ Calculus.

Syntax of Process. For presentation simplicity, name restrictions are omitted in this paper. We employ P to range over the set of all processes, and N the set of all network nodes. We use the set In to denote the node identities, where n₁, n₂, ... range over In. The syntax of the CWQ Calculus is illustrated by the Backus-Naur form in Table 1. nil stands for the skip process. clv denotes an output of a value v, while the corresponding reception is represented by c?x which receives a value via channel c and binds it to a variable x. Here, l indicates the trust level of data.
Table 2. Semantics of Processes

\[
\begin{align*}
\text{[Send]} & \quad c!v.P \xrightarrow{c} P & \quad \text{[Recv]} & \quad \vdash c?x \to \{\text{some}(v)/x\} & \quad \text{[Rec]} & \quad A(\bar{x}) =_{df} P.
\end{align*}
\]

\[
\begin{align*}
\text{[Mat1]} & \quad \text{case } e \text{ of some}(y): P & \quad \text{[Mat2]} & \quad \text{case } e \text{ of none}(y): P & =_{df} P_2
\end{align*}
\]

\[
\begin{align*}
\text{[Qsd1]} & \quad e.v \to b \Rightarrow \to b' \Rightarrow \to \beta & \quad \text{[Qsd2]} & \quad e.v \to b \Rightarrow \to b' \Rightarrow \to \beta
\end{align*}
\]

\[
\begin{align*}
\text{[Rec]} & \quad \vdash c?x \Rightarrow \to \{\text{some}(v)/x\}
\end{align*}
\]

\[
\begin{align*}
\text{[Sat]} & \quad \langle \sigma_1, \ldots, \sigma_n \rangle[\text{some}(v)/x] & \quad \text{[Jdg2]} & \quad \vdash \bar{x} \Rightarrow \{\text{none}/x\}
\end{align*}
\]

received over channel c, and it is chosen from a finite trust lattice L with ≤ for the ordering on L; for example, L = (\{L, M, H\}, ≤). A(\bar{x}) denotes a process with the (possibly recursive) definition of A(\bar{x}) =_{df} P, where A is a process constant and \bar{x} contains all free variables in P.

The CWQ Calculus also has the binder b, an input guard inherited from the Quality Calculus, which is used to specify the inputs to be performed before continuing. It is of the form &q(b_1, \ldots, b_n), where n is the total number of inputs and q is a quality predicate to be satisfied. Here, q ∈ {∀, ∃, m/n} and the corresponding meanings are as follows: all inputs are required (∀), at least one of the inputs is required (∃), only one input is required (∃!) and m sufficient inputs among all n inputs are required (m/n), respectively. Moreover, nested binders are also allowed; for example &q(\{c_1?x_1, c_2?x_2, c_3?x_3\}). Thus, it is possible that some variables in the binder do not get proper values when the process continues. Consequently, data are distinguished from optional data, and denoted by term d and expression e, respectively. In particular, some(d) represents the presence of some data d and none for the absence of data. The construct case e of some(y) : P_1 else P_2 is used to check whether e evaluates to some data. If it does, then the data is bound to y and P_1 continues; otherwise, P_2 continues.

Syntax of Network. Networks are collections of nodes running in parallel. Each node, written as n[P], is assigned a unique identity n and runs a process P. The topology T of a network is specified by an undirected graph G and a radius constraint Rad, where G consists of a finite set of nodes Node and a set of edges Edge between these nodes; T = (G, Rad), and G = (Node, Edge). Rad describes the transmission radius of a node in G, and is defined as a partial function of Rad : Chan × Node → Rad_0, where Chan is a finite set of channels and Rad_0 stands for non-negative real numbers. This partial function is used to distinguish between different kinds of channels; for example, Rad(c_1, n_1) = 0 for internal unicast communication while Rad(c_2, n_2) = 3 for broadcast communication. Edge is also a partial function, Edge : Node × Node → Rad_0, which assigns distances to node-pairs (n_i, n_j) in G, and it satisfies symmetry and the triangle inequality.
### Table 3. Semantics of Networks

<table>
<thead>
<tr>
<th>Rule</th>
<th>Description</th>
</tr>
</thead>
<tbody>
<tr>
<td>( [\text{Int1}] )</td>
<td>[ P \xrightarrow{n[P]} P' ] ( n[P] \xrightarrow{\tau} n[P'] ) ( P \xrightarrow{\tau} P' )</td>
</tr>
<tr>
<td>( [\text{Int2}] )</td>
<td>( n[P] \xrightarrow{\tau} n[P] )</td>
</tr>
<tr>
<td>( [\text{Bro}] )</td>
<td>( P \xrightarrow{\lambda} P' )</td>
</tr>
</tbody>
</table>

**Labeled Transition Semantics of the CWQ Calculus.** The labeled transition system is also divided into two levels: transitions for processes and for networks.

The rule for process is of the form \( P \xrightarrow{\lambda} P' \), where the syntax of the signal \( \lambda \) is, \( \lambda := e\,v \mid c\,!x \), where \( e\,v \) stands for sending data \( v \) via channel \( c \), while \( c\,!x \) represents the corresponding receiving and then assigning the value to variable \( x \).

Some auxiliary relations are also used: \( e\,v \vdash b \rightarrow b' \) and \( b ::_\sigma \theta \) where \( \sigma = \{tt, ff\} \).

The former one specifies that the binder \( b \) is changed to \( b' \) after receiving an output \( e\,v \). The latter one is used to check whether the required inputs in binder \( b \) have already been satisfied (\( ::_\sigma \)) or not (\( ::_i \)). If all the required inputs are satisfied, a substitution \( \theta \) is constructed to replace all the variables with the receiving values, i.e., \( c\,?x ::_\sigma \text{[\text{some}(v)/x]} \) and \( c\,?x ::_i \text{[\text{none}/x]} \). Usually, a substitution has an id; thus, the composition \( (\theta_1, \theta_2)(x) \) is equivalent to \( \theta_2(\theta_1(x)) \) for all \( x \).

**Semantics of Processes.** The operational semantics of processes are illustrated in Table 2. Rules \( \text{Send} \) and \( \text{Recv} \) refer to the primitive output and input of values respectively. After receiving a value via channel \( c \), a substitution \( \theta \) is constructed as \( \text{[\text{some}(v)/x]} \). Rules \( \text{Mat1} \) and \( \text{Mat2} \) stand for the case construct. \( e \rightarrow \text{some}(c) \) and \( e \rightarrow \text{none} \) are two relations for evaluating an expression \( e \) to a constant with the form \( \text{some}(c) \) and \( \text{none} \), respectively. The next three rules denote the synchronization with quality binder. Rule \( Qsd1 \) defines that after the binder \( b \) receiving an output, the required inputs in \( b \) still cannot be satisfied, thus more inputs are required; Rule \( Qsd2 \) denotes that no more inputs are needed. The general idea of \( Qrec \) is to record the binding of the value received in the appropriate position. As mentioned before, the auxiliary relation \( b ::_\sigma \theta \) is defined to evaluate the binder \( b \) for checking whether a sufficient number of inputs have been performed (i.e., recorded in \( \sigma \)) and for computing the associated substitution \( \theta \), which is shown by rules \( Jdg1 \), \( jdg2 \) and \( \text{Sat} \). The semantics of the example quality predicates are listed below:

- \( \{\forall\}(\sigma_1, \ldots, \sigma_n) = (\{i|\sigma_i = tt\}) = n = \sigma_1 \land \ldots \land \sigma_n \)
- \( \{\exists\}(\sigma_1, \ldots, \sigma_n) = (\{i|\sigma_i = tt\}) \geq 1 = \sigma_1 \lor \ldots \lor \sigma_n \)
- \( \{\exists!\}(\sigma_1, \ldots, \sigma_n) = (\{i|\sigma_i = tt\}) = 1 \)

217
\[ |{\sigma_1, \ldots, \sigma_n} = (\{|i|\sigma_i = \text{tt}| \geq m\} \bigcap \{X\} \text{denotes the cardinality of a set } X. \text{ Formally, } \exists(x_1, \ldots, x_n) \iff x_1 \lor \cdots \lor x_n \text{ and } \forall(x_1, \ldots, x_n) \iff x_1 \land \cdots \land x_n. \text{ Here, we also allow to write the quality predicate as } [0 \land (1 \lor 2)][x_1, x_2, x_3] \text{ which is equivalent to } x_1 \land (x_2 \lor x_3). \text{ Rule } \text{Rec} \text{ is a standard one for recursion. Finally, transitions can take place in contexts } C \text{ by rule } \text{Con} \text{ and the replacement in } C \text{ is also allowed which is shown as follows:}
\]

\[
[\text{Con}] \xrightarrow{P} \frac{C[P] \not\rightarrow C[P']}{C[P]} \text{ where } C := [\ ] | C[P] | P|C
\]

**Semantics of Networks.** The formal transitional rules for the networks are defined by a parameterized operational semantics. Transitions are of the form \( T \vdash N \not\rightarrow N' \), where the action \( \alpha \) is defined as, \( \alpha := c\text{v}@n \mid c\text{q}x@n \mid \tau \). The parameter \( T \) refers to the topology of the entire network and \( N \) refers to the network. For the actions, \( c\text{v}@n \) denotes that a node identified \( n \) sends a message \( v \) to its neighbors using channel \( c \), \( c\text{q}x@n \) refers to the corresponding receiving from a node identified \( n \), and \( \tau \) is an internal action inside a network.

The labeled transition system for networks is defined in Table 3. One node can either do an internal action in rule \( \text{Int1} \) or keep unchanged in rule \( \text{Int2} \), where rule \( \text{Int2} \) is a preliminary of rules \( \text{BSyn} \) and \( \tau \text{Syn} \) which shall be explained shortly. Rule \( \text{Bro} \) denotes that a node, identified \( n \), can send a message \( v \) via channel \( c \) and the executing process \( P \) evolves into \( P' \). Three corresponding receivings are listed in rule \( \text{BRcv1}, \text{BRcv2} \) and \( \text{BRcv3} \). Taking local broadcast into account, only the nodes that are located inside the transmission area of the sending node can receive the message according to rule \( \text{BRcv1} \). The other nodes that are outside the transmission area of the sender or cannot execute receiving actions will remain unchanged, based on rules \( \text{BRcv2} \) and \( \text{BRcv3} \), respectively. Rule \( \text{BSyn} \) specifies the parallel of the entire network when the nodes execute the sending action, as well as the rule \( \tau \text{Syn} \), for the internal action.

### 3 Motivating Example

As presented in Section 2, the CWQ Calculus has the flexibility that not all input data in a binder need to be received in order for the process to continue (e.g., see \( \text{Puser} \) in Figure 3 in Section 3.1). Thus, decisions of a system may have different trustworthiness depending on which input data have actually been received.

In the literature, Nielsen et. al. [12] developed a novel probabilistic trust analysis for supporting the Quality Calculus to indicate the trust that a user can have in the overall robustness of a system. They assume each channel has a trust and change the syntax of binders from \( \&_q(c_1^1?q_1,x_1, \cdots, c_n^m?q_n) \) to \( \&_q(c_1^1?q_1,x_1, \cdots, c_n^m?q_n) \). Here, \( \pi \in D(x_1, \cdots, x_n \rightarrow \mathcal{L}_-) \) is a probability distribution indicating the probability of the various inputs having been received where \( \bot \) denotes the absence of input and \( \mathcal{L}_- \) is the lifted trust lattice obtained from \( \mathcal{L} \) by adding \( \bot \) as the new least element. Then, they use information about the probabilities that expected input will be absent to associate probability distributions with all program points of interest, where the probabilities indicate the trust level of the data.
The trust analysis performed for Quality Calculus in past work [12] however is not applicable to the CWQ Calculus for WSNs, because the CWQ Calculus has a unique and important characteristic which is not part of the Quality Calculus. Specifically, the decision of a system of a WSN is expected to be made based on data from all network nodes in the WSN, and the decision has the highest trustworthiness if data from all its constituent network nodes are received and considered. In other words, from the perspective of a single network node, its locally stored data may not be sufficient for making the best decision of a system; this characteristic of WSNs is elaborated more in Section 3.1 through a case study. Thus, in this paper, we propose a new data-driven probabilistic trust analysis of the CWQ calculus for WSNs. Firstly, we give a case study in the following.

3.1 Case Study

We give a case study of refueling a car by using the information of gas stations stored in base stations. Specifically, we consider the scenario that a car on the road is running out of gas and thus the car driver (i.e., the user) wants to find the nearest gas station for refueling the car.

The request of finding the closest gas station (GS) is accomplished by broadcasting the request in a wireless network and then receiving replying messages that contain locations of GSs. The wireless network consists of a set of base stations (BSs), where the user can also be regarded as a BS. Each BS has a transmission area constraint (e.g., illustrated as dotted circles in Figure 1). That is, when a BS broadcasts a message, only other BSs that are within its transmission area (i.e., within a certain distance) can receive the message. We assume that each BS stores some information of GSs (i.e., locations of a subset of GSs) so that the location of a GS is stored in the local cache of the closest BS (or several closest BSs).

Using $\text{Us}^{\text{H}}$, $\text{local}^{\text{K}}$, $\text{timer}^{\text{H}}$.

![Fig. 1. Communication in a WSN](image)

![Fig. 2. The system](image)

To find the closest GS to the location of the user, the user broadcasts a request to BSs in a wireless network and then waits for replies. Ideally, if every BSs in the wireless network replies its locally stored GSs to the user, then the user can obtain the closest GS by iterating through all the replied GSs. However, in real wireless networks, a BS cannot (or may not) send its stored GSs to the user due to several reasons. For example, 1) the BS does not receive the request since it is not in the transmission area of the user (e.g., BS $D$ in Figure 1); 2) the user is
not in the transmission area of the BS even if the BS receives the request (e.g., BS E in Figure 1); 3) although the BS sends its replying message to the user and the user is in its transmission area, the message may be lost in the transmission process due to unreliable wireless communications. Consequently, the user has to make a decision based on the locations of a subset of GSs it received, and the GSs stored at each BS have a probability to contain the closest GS to the user. In the worst case, the user may not even receive any replies. Therefore, we assume the user has a local computer (or other electronic devices) which caches previously searched closest GSs, and the user will choose the closest one among these locally cached GSs as a candidate if it receives no replies.

Since the GSs replied by BSs are preferred to the locally cached ones, the user uses a clock to set a waiting time which will wait for at least $t_1$ time units but at most $t_2$ time units. When $t_1$ time units are reached, the user will check the received replies. If at least one reply is received, then the user will choose the closest replied GS for refueling the car and the process continues. Otherwise, it waits for another $t_2 - t_1$ time units. Once $t_2$ time units are reached, the user will choose the closest replied GS. Note that, if there is still no reply received, then the locally cached GS will be chosen. The overall scenario is illustrated in Figure 2, which is similar to that in [16]. We give details of the $P_{user}$ process in Figure 3, which is the main subject of our probabilistic trust analysis, and omit details of other processes.

**Discussion.** In $P_{user}$ in Figure 3, for ease of exposition we assume that there are three BSs (i.e., BSs A, B, and C in Figure 1) that can communicate with the user. The binder of the first line in Figure 3, denoted $\text{binder1}$, is equivalent to

$$\&[1\land(2\lor3\lor4\lor5)](\text{timer}^{H\cdot x_{t_1}}, \text{us}^{H\lor M\cdot \text{rep}_{A}}, \text{us}^{H\lor M\cdot \text{rep}_{B}}, \text{us}^{H\lor M\cdot \text{rep}_{C}}, \text{local}^{H\cdot \text{rep}}).$$

That is, when $t_1$ time units are reached, the process continues when the input from either BSs A, or B, or C, or the local computer is performed. Alternatively, we might use the binder, denoted $\text{binder2}$,

$$\&[1\land((2\land3)\lor(2\land4)\lor(3\land4)\lor5)](\text{timer}^{H\cdot x_{t_1}}, \text{us}^{H\lor M\cdot \text{rep}_{A}}, \text{us}^{H\lor M\cdot \text{rep}_{B}}, \text{us}^{H\lor M\cdot \text{rep}_{C}}, \text{local}^{H\cdot \text{rep}}).$$

This binder requires that at least two BSs from $\{A, B, C\}$ must reply messages before the process can proceed. We will show through probabilistic trust analysis in Section 4.3 that $\text{binder2}$ is better than $\text{binder1}$ as far as the quality of the GS (i.e., how close it is to the user), obtained by the system, is concerned.

## 4 Data-Driven Probabilistic Trust Analysis

For the case study discussed in Section 3.1, ideally, if every BSs in the wireless network replies its locally stored GSs to the user, then the user can obtain the closest GS by iterating through all the replied GSs. However, from the perspective of a single BS, the locally stored GSs may not include the closest GS to the user. In other words, the set of locally stored GSs in a BS may be of high trustworthiness if it includes the closest GS to the user, and it may not otherwise.
\[ P_{\text{user}} \triangleq H^{VM} \{ \text{req.local} \} \{ \text{req.timerH}(t_1, t_2) \}. \]

&∀(\text{timerH}?(t_1 \ldots a) \text{ system is determined by performing relational analysis to combine the probability distributions of } \pi \text{ and } \text{l}_i(\forall 1 \leq i \leq n). \]

Calculus for WSNs to &π
To facilitate our probabilistic analysis, we change the syntax of binders in CWQ making the decision of a system without actually evaluating the system, we assume and it is not otherwise. Since it is hard to judge whether a data is essential for

on that data. Intuitively, data received from a channel of a network node is of high
value of a data represents the trust of the decision of a system made solely based
we assume that data received from a channel have trust values, where the trust
of the decision of a system is determined by performing relational analysis to
possible (e.g., for analyzing systems based on WSNs). The overall trustworthiness
probability of data trustworthiness which makes more flexible probabilistic analysis
trustworthiness, and decouple the probability of receiving input data from the
the trust of \( c \) of the input data received over channel \( c \) (i.e., \( l_i \) is a probability distribution of the trust of \( x_i \)). Consequently, we consider data trustworthiness instead of channel trustworthiness, and decouple the probability of receiving input data from the probability of data trustworthiness which makes more flexible probabilistic analysis possible (e.g., for analyzing systems based on WSNs). The overall trustworthiness of the decision of a system is determined by performing relational analysis to combine the probability distributions of \( \pi \) and \( l_i(\forall 1 \leq i \leq n) \).
Table 4. Trust Propagation

| \( \vdash 1, \pi, L \circ \alpha(n_1[P_1]|n_2[P_2]|...|n_k[P_k]) \) | \( \vdash 1, \pi, L \circ \alpha(n_1[P_1]) \) | \( \vdash 1, \pi, L \circ \alpha(n_k[P_k]) \) |
| \( \vdash p, \pi, L \circ P \) | \( \vdash p, \pi, L \circ P \) |
| \( \vdash p, \pi, L \circ (\text{case } x \text{ of some}(y) : P_1 \text{ else } P_2) \) | \( \vdash p, \pi, L \circ (\text{case } x \text{ of some}(y) : P_1 \text{ else } P_2) \) |

4.1 Trust Propagation

The judgement of our analysis is of the form \( \vdash p, \pi, L \circ P \). Here, \( p \) is the probability that we will reach the process \( P \), \( \pi \) is a distribution from \( \mathcal{D}(V \to \{t, \perp\}) \) where \( V = \{x_1, \ldots, x_m\} \) is a set of optional data variables, and \( L = \{l_1, \ldots, l_m'\} \) is a set of distributions of the trust level of data variables \( y_i \) for \( 1 \leq i \leq m' \) (i.e., distributions from \( \mathcal{D}(L) \)). The mappings of \( V \to \{t, \perp\} \) indicate whether optional data are received or not and \( \pi \) specifies the distribution of these mappings when \( P \) is reached. Similarly, \( L \) specifies the distributions of the trust levels of data variables \( y_i \) and we assume \( l_i \) and \( l_j \) \( (i \neq j) \) are independent. Note that, this judgement is different from that in [12] which is of the form \( \vdash p, \pi \circ N \).

The main judgement is of the form \( \vdash 1, \pi, L \circ N \) as shown in Table 4, where \( N \) stands for the entire program (or network) in the CWQ Calculus, and the choice of \( p = 1 \) reflects that the main process must be called in order to reach other program points. Here, we let \( \pi = \emptyset \) and \( L = 0 \), since there are no optional data variables or data variables when reaching the main process. Note that, it is also possible to incorporate constants into \( \pi \) (and \( \pi_o \)) and \( L \) (and \( L_o \)); however, we omit the constants in these distributions for ease of presentation, and all constants are assumed to exist and be of the highest trustworthiness.

Operations on \( \pi \) and \( L \). To do the trust propagation, we need to define several operations on \( \pi \) and \( L \). First is \text{lookup} on a name for \( \pi \). That is, given a distribution \( \pi : \mathcal{D}(V \to \{t, \perp\}) \) and a name \( u \), we want to know the probabilities \( \pi_{[u=\perp]} \) and \( \pi_{[u=t]} \), corresponding to the probabilities that \( u \) is received or not, respectively.

\[
\pi_{[u=\perp]} = \sum_{\sigma \in \pi \text{ s.t. } \sigma(u)=\perp} \pi(\sigma)
\]

Here, \( \sigma \) is a mapping \( \sigma : V \to \{t, \perp\} \). \( \pi_{[u=\perp]} \) is similarly defined, and moreover \( \pi_{[u=\perp]} = \pi_{[u=t]} = 1 - \pi_{[u=\perp]} \). These operations are used in the analysis of the construct case \( x \text{ of some }(y) : P_1 \text{ else } P_2 \); \( \pi_{[x=\perp]} \) is the probability that the first branch is taken and \( \pi_{[x=\perp]} \) is that the second branch is taken.

The next operation for \( \pi \) is \text{selection} on a name. That is, given a distribution \( \pi : \mathcal{D}(V \to \{t, \perp\}) \) and a name \( u \), we want to construct a new distribution \( \pi_{[u \neq \perp]} \) that gives 0 probability to all mappings \( \sigma \) with \( \sigma(u) \neq \perp \) and rescales the remaining
probabilities, and this is defined only if \( \pi_{[u \neq \bot]} \neq 0 \).

\[
(\pi_{[u = \bot]})(\sigma) = \begin{cases} 
\pi(\sigma) & \text{if } \sigma(u) \neq \bot, \\
\pi_{[u = \bot]} & \text{otherwise.}
\end{cases}
\]

Similarly, we define \( \pi_{[u = \bot]} \). These two operations are used in the analysis of the construct case \( x \) of \( \text{some}(y) : P_1 \text{ else } P_2; \pi_{[x 
eq \bot]} \) is the distribution of the first branch if it is taken and \( \pi_{[x = \bot]} \) is the distribution of the second branch if taken.

The next operation for \( \pi \) is projection on a subset of names. That is, given a distribution \( \pi : D(V \to \{t, \bot\}) \) and a subset of names \( U \subseteq V \), we want to obtain the distribution \( \pi|_U \) in \( D(U \to \{t, \bot\}) \).

It is defined as,

\[
(\pi|_U)(\sigma) = \sum_{r(\sigma') \in \pi \text{ s.t. } \sigma = \sigma'|_U} \pi(\sigma').
\]

Here, \( \sigma'|_U \) is the restriction of the mapping \( \sigma' : V \to \{t, \bot\} \) to the domain of \( U \); that is, \( (\sigma'|_U)(u) = \sigma(u) \) if \( u \in U \), and \( (\sigma'|_U)(u) \) is undefined otherwise. Similarly, we define the projection on the complement of \( U \), \( \pi|_{V\setminus U} \), which is the same as \( \pi|_{V\setminus U} \).

These operations are used to reduce the size of a distribution.

The last operation of \( \pi \) is product of two distributions. That is, given two distributions \( \pi_1 : D(V_1 \to \{t, \bot\}) \) and \( \pi_2 : D(V_2 \to \{t, \bot\}) \) over two disjoint sets of names (i.e., \( V_1 \cap V_2 = \emptyset \)), we construct a new distribution \( \pi_1 \otimes \pi_2 \) in \( D(V_1 \cup V_2 \to \{t, \bot\}) \). It is defined as,

\[
(\pi_1 \otimes \pi_2)(\sigma) = \pi_1(\sigma|_{V_1}) \cdot \pi_2(\sigma|_{V_2}).
\]

They are used when combining two stochastically independent distributions.

For \( L \), we define two operations, replace and addition. Given a distribution \( l_x \) in \( D(L) \) and a name \( y \), the replace operation \( l_x[y := x] \) is to construct another distribution \( l_y \) in \( D(L) \) with the same probabilities as \( l_x \); that is, \( l_y(t) = l_x(t) \forall t \in L \).

That is, the replace operation is to replace the name of a distribution while all other information remains unchanged. Given a set of distributions \( L \) and a distribution \( l_y \), the addition operation \( L \oplus l_y \) is to add \( l_y \) into \( L \) (i.e., \( L \cup \{l_y\} \)). Both operations are used in the analysis of the construct case \( x \) of \( \text{some}(y) : P_1 \text{ else } P_2 \).

That is, when the optional data \( x \) is actually received, then the process will continue on the first branch \( P_1 \); since \( y \) instead of \( x \) will be visible and used in \( P_1 \), the distribution of the trust level of \( x \) is copied and stored into data \( y \) to be prepared for being used in \( P_1 \).

**Propagation.** Armed with the above operations on \( \pi \) and \( L \), the detailed trust propagation is shown in Table 4. The logic-flow of our analysis is similar to that in the program analysis [11] and in the Quality Calculus [13]. That is, the propagation operates in a top-down manner instead of a more conventional bottom-up manner. As shown in Table 4, our propagation starts from an axiom \( \vdash 1, \pi, L \circ \bowtie(n_1[P_1]|...|n_k[P_k]) \) saying that the program (or network) is reachable. Two inference rules for parallel composition are presented at the second row; it means that if \( p, \pi, L \) describe the program point just before the entire network \( n_1[P_1]|...|n_k[P_k] \), then they also describe the program point just before each of the \( k \) constitute processes.

223
For the case construct case x of some(y) : P₁ else P₂, there are two inference rules as shown at the third and fourth rows. If \( \pi_{x \neq \bot} \neq 0 \), then there is a non-zero probability that the optional data \( x \) can be received. Thus, we will continue with process \( P₁ \) with probability \( p \cdot \pi_{x \neq \bot} \). Now since we are sure that \( x \neq \bot \) (since we reach \( P₁ \)), we need to do a selection on \( \pi \) conditioned on the fact that \( x \neq \bot \); we can also do a project on the set of names excluding \( x \) to simplify the distribution. Moreover, the data \( y \) is assigned and may be used in \( P₁ \); since the trust level of \( y \) is the same as the optional data \( x \), we construct a new distribution by replacing the \( x \) in \( l_y \) with \( y \), and add the new distribution to \( \mathbb{L} \). Note that, the set of distributions \( \mathbb{L} \) is used for conducting trust analysis at program points. If \( \pi_{x=\bot} \neq 0 \), then there is a similar inference rule for continuing with process \( P₂ \).

The last row illustrates inference rules for output and input, respectively. The rule for output is straightforward, as \( p, \pi, \mathbb{L} \) directly pass forward to the following process. The rule for input binding makes use of another auxiliary judgement \( \vdash b \triangleright \pi_b \), which obtains the distribution \( \pi_b \); note that, \( \pi_b \) is computed by using standard statistical inference, based on the probability distributions of all the optional data and channels in \( b \). When reaching \( P \) (i.e., successfully passing \( b \)), the distribution \( \pi \) will be augmented by \( \pi_b \) while \( p \) and \( \mathbb{L} \) remain the same.

Remarks. Note that the probabilistic analysis of CWQ Calculus proposed above is different from that conducted by Nielsøn et. al. for probabilistic trust analysis of the Quality Calculus. Firstly, the CWQ Calculus has a unique characteristic that is not part of the Quality Calculus, as discussed in Section 3. Secondly, we decouple the probability of receiving input data from the probability of data trustworthiness. That is, the judgement of our analysis is of the form \( \vdash p, \pi, \mathbb{L} @ P \) where \( \pi \) and \( \mathbb{L} \) are distributions with \( \pi \colon D(V \rightarrow \{ t, \bot \}) \), while the judgement of the analysis in past work [12] is of the form \( \vdash p, \pi'@P \) with \( \pi' \colon D(V' \rightarrow L') \).

Note that, the set of distributions, \( \mathbb{L} \), in our analysis can be also regarded as a distribution as follows. Given \( \mathbb{L} = \{ l₁, \ldots, lₘ \} \) with each \( lᵢ \) being a distribution \( lᵢ : \mathcal{L} \), we can construct a new distribution \( L' = L₁ \odot \cdots \odot Lₘ \), where \( Lᵢ : D(xᵢ \rightarrow \mathcal{L}) \) and \( \odot \) is the product operation. It is easy to show that \( \mathbb{L}' \) is equivalent to \( \mathbb{L} \). In this paper, we consider the set of distributions, \( \mathbb{L} \), due to its compact form and the independence of \( lᵢ \) and \( lⱼ \) (\( i \neq j \)); note that, the size of \( \mathbb{L}' \) is much (i.e., exponentially) larger than that of \( \mathbb{L} \).

The analysis can be implemented using Standard ML. Each distribution can be represented as a list of pairs \((\sigma, p)\); for example, the distribution \( \pi \) can be represented in the form as shown in Figures 5 and 6. Other improvements towards the representation and the probability inference are also possible, we omit the discussions in this paper since it is orthogonal to the content of this paper.

4.2 Trust Analysis

Now, we show how to extract information about outputs from the analysis. Firstly, we consider an output of the form \( clv \); that is, we want to compute the trust level of the value \( v \) sent over channel \( c \). Assume the analysis gives the form \( \vdash p, \pi, \mathbb{L} @ clv.P \) when reaching \( P \); this means that \( P \) is reached with probability \( p \), and the distributions of trust levels of data \( y \), which may be used in \( v \) or \( P \), are
given in \( L \). The trust level of \( v \) over channel \( c \) can be represented as a distribution \( \phi \) in \( \mathcal{D}(L) \) and is defined as follows,

\[
\phi(t) = \sum_{\sigma \in L} \text{s.t. } \sigma(v) = t L(\sigma).
\]

Note that, for ease of presentation, we assume \( L \) is in the form of a distribution as discussed in above. Thus, if \( v \) is a single data \( y \), then \( \phi(y) \) is the same as \( l_y \in L \). Otherwise, \( v \) is of the form \( f(y_1, \ldots, y_n) \) where \( f(\cdot) \) is a function (e.g., \( \min \) in Figure 3). Given a set of data \( \{y_1, \ldots, y_n\} \) with trust levels \( \{t_1, \ldots, t_n\} \), respectively, the trust of the function \( f(y_1, \ldots, y_n) \) is assume to be the greatest lower bound of \( \{t_1, \ldots, t_n\} \) in the trust lattice \( L \). For example, given \( y_1, y_2, y_3 \) of trust \( H, M, L \), respectively, the trust of \( \min(y_1, y_2, y_3) \) is \( H \); that is, \( y_1 \) is the most important and sufficient data for the function.

Secondly, we consider all outputs of the form \( c! \); that is, we want to compute the trust level of the decision of the system in the form \( c! \) across all branches of the case constructs. For simplicity, we assume that no occurrence of \( c! \) prefixes another. Then, the distribution \( \Phi_v \) in \( \mathcal{D}(L_L) \) is defined as follows,

\[
\Phi_v(t) = \sum_{p, \pi, \& \in c!} \sum_{\sigma \in L} \text{s.t. } \sigma(v) = t L(\sigma).
\]

The probability of the trust level of \( \bot \) is \( \Phi_v(\bot) = 1 - \sum_{t \in L} \Phi_v(t) \).

### 4.3 Probabilistic Trust Analysis of the Case Study

We illustrate how to compute such a trust of the decision of a system through two examples in the following.

**Example 1.** We consider the binder, \texttt{binder1}, which is described in Figure 3,

\[
\&^\pi_{[1 \land (2V3) \lor 4V5]}(\text{timer}^{H_M} x_t, us^{H_M}! x_{\text{rep}A}, us^{M_M}! x_{\text{rep}A}, us^{H_M}! x_{\text{rep}C}, local^n! x_{\text{rep}C}).
\]

Here, the trust \( l_{\text{rep}A} \) of \( x_{\text{rep}A} \) received over channel \( us \) may be either \( H \) or \( M \) (i.e., \( H \lor M \)). Let us assume that \( l_{\text{rep}A}(H) = l_{\text{rep}A}(M) = 0.5 \). Note that, \( l_{\text{rep}A} \) is a probability distribution in \( \mathcal{D}(L) \). \( l_{\text{rep}B} \) and \( l_{\text{rep}C} \) are similarly defined, while \( l_i \) and \( l_{\text{rep}'} \) have deterministic trust \( H \) and \( L \), respectively. For presentation simplicity, let us assume that \( l_i, l_j (i \neq j) \) are independent.

Let us assume that the process of receiving input data through channels \( us \) and \( local \) are exponentially distributed with rates \( \lambda_{us} \) and \( \lambda_{local} \), respectively. For ease of presentation, assume the probability of receiving replying messages through channels \( us \) and \( local \) are \( p_{us} = 0.6 \) and \( p_{local} = 0.8 \), respectively; that is, the probability of not receiving replying messages through channels \( us \) and \( local \) are \( 1 - p_{us} = 0.4 \) and \( 1 - p_{local} = 0.2 \), respectively. One can show that the distribution \( \pi \), indicating whether input data are received or not, is computed as that in Figure 5, with \( \pi(\delta) = 0 \) for all other cases.

For presentation simplicity, we assume that there is only one time out (i.e., \( t_1 \)) in \( P_{\text{user}} \) in Figure 3; that is, only labels, \( 1, \ldots, 6, 16 \), are reachable, while those branches corresponding to labels \( 7, \ldots, 15 \) are ignored. Now, we illustrate how to
Table 5. $\pi$ for binder1

<table>
<thead>
<tr>
<th>id</th>
<th>$x_{t1}$</th>
<th>$x_{rep_A}$</th>
<th>$x_{rep_B}$</th>
<th>$x_{rep_C}$</th>
<th>$x_{rep}'$</th>
<th>p</th>
</tr>
</thead>
<tbody>
<tr>
<td>$\pi_1$</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>0.1750</td>
</tr>
<tr>
<td>$\pi_2$</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>0.0438</td>
</tr>
<tr>
<td>$\pi_3$</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>t</td>
<td>0.1167</td>
</tr>
<tr>
<td>$\pi_4$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>0.0292</td>
</tr>
<tr>
<td>$\pi_5$</td>
<td>t</td>
<td>$\perp$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>0.1167</td>
</tr>
<tr>
<td>$\pi_6$</td>
<td>t</td>
<td>$\perp$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>0.0292</td>
</tr>
<tr>
<td>$\pi_7$</td>
<td>$\perp$</td>
<td>t</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>0.1167</td>
</tr>
<tr>
<td>$\pi_8$</td>
<td>$\perp$</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>0.0292</td>
</tr>
<tr>
<td>$\pi_9$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>t</td>
<td>0.0778</td>
</tr>
<tr>
<td>$\pi_{10}$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>0.1906</td>
</tr>
<tr>
<td>$\pi_{11}$</td>
<td>$\perp$</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>t</td>
<td>0.0778</td>
</tr>
<tr>
<td>$\pi_{12}$</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>t</td>
<td>0.1906</td>
</tr>
<tr>
<td>$\pi_{13}$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>t</td>
<td>t</td>
<td>$\perp$</td>
<td>0.1167</td>
</tr>
<tr>
<td>$\pi_{14}$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>0.0513</td>
</tr>
<tr>
<td>$\pi_{15}$</td>
<td>t</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>$\perp$</td>
<td>t</td>
<td>0.0514</td>
</tr>
</tbody>
</table>

Obtain the trust of the decision of the system. First, let us consider $\pi_1(x_{t1} \mapsto t, x_{rep_A} \mapsto t, x_{rep_B} \mapsto t, x_{rep_C} \mapsto t) = 0.1750$ in Figure 5. Since all optional data, $x_{rep_A}$, $x_{rep_B}$, and $x_{rep_C}$, have actually been received, the decision of the system is made based on the combination of these three data; note that, $\pi_1$ and $\pi_2$ in Figure 5 together correspond to label 1 in Figure 3. Thus, when reaching label 1, the trust of the decision is $M$ with probability $l_{rep_A}(M) \times l_{rep_B}(M) \times l_{rep_C}(M) = 0.125$, and it is $H$ with probability $1 - 0.125 = 0.875$; recall that each $l_x \in D(L)$ is a probability distribution. Based on the above, we can see that the probability that the trust of the decision is $H$ includes 0.1750 $\times$ 0.875, and the probability to be $M$ includes 0.1750 $\times$ 0.125. Similarly, $\pi_3$ and $\pi_4$ in Figure 5 together correspond to label 2 in Figure 3, and $\pi_3 = 0.1167$. When reaching label 2, the trust of the decision is $M$ with probability $l_{rep_A}(M) \times l_{rep_B}(M) = 0.25$, and it is $H$ with probability $1 - 0.25 = 0.75$. Thus, the probability that the trust of the decision is $H$ also includes another 0.1167 $\times$ 0.75, and the probability to be $M$ also includes another 0.1167 $\times$ 0.25.

Overall, the probability that the trust of the decision is $H$ is $(\pi_1 + \pi_2) \times 0.875 + (\pi_3 + \cdots + \pi_8) \times 0.125 + (\pi_9 + \cdots + \pi_{14}) \times 0.5 = 0.2188 \times 0.875 + 0.4377 \times 0.75 + 0.2922 \times 0.5 = 0.6658$, and the probability that the trust of the decision is $M$ is $(\pi_1 + \pi_2) \times 0.125 + (\pi_3 + \cdots + \pi_8) \times 0.25 + (\pi_9 + \cdots + \pi_{14}) \times 0.5 = 0.2188 \times 0.125 + 0.4377 \times 0.25 + 0.2922 \times 0.5 = 0.2829$

**Example 2.** Now, we consider binder2 which is discussed in Section 3.1, as follows,

$$\&[1\lambda((2\land3)\lor(2\land4)\lor(3\land4))\forall5](timer^H?x_{t1}, us^HvM^A?x_{rep_A},
us^HvM^B?x_{rep_B}, us^HvM^C?x_{rep_C}, local^H?x_{rep'})$$

Here, $l_{rep_A}$, $l_{rep_B}$, $l_{rep_C}$, and $l_{rep'}$ are the same as in Example 1 in above. Note that, the process $P_{user}$ needs to be modified accordingly, and we also assume there is only one time out (i.e., $t_1$); we omit the details here. Similar to Example 1, one
can show that the distribution $\pi$, indicating whether input data are received or not, is computed as that in Figure 6.

We illustrate how to obtain the trust of the decision of the system. First, let us consider $\pi_1(x_{t_1} \mapsto t, x_{rep_A} \mapsto t, x_{rep_B} \mapsto t, x_{rep_C} \mapsto t) = 0.1860$ in Figure 6. Since all optional data, $x_{rep_A}$, $x_{rep_B}$ and $x_{rep_C}$, have actually been received, the decision of the system is made based on the combination of these three data. Thus, similar to that in Example 1, the probability that the trust of the decision is $H$ includes $0.1860 \times 0.875$, and the probability to be $M$ includes $0.1860 \times 0.125$. Similarly, when considering $\pi_3 = 0.1245$, the probability that the trust of the decision is $H$ also includes another $0.1245 \times 0.75$, and the probability to be $M$ also includes another $0.1245 \times 0.25$. Overall, the probability that the trust of the decision is $H$ is 0.6785, and the probability that it is $M$ is 0.2701.

**Remark.** By comparing the above two examples, we can see that the probability of the trust of the decision based on binder2 to be $H$ is 0.6785 and it is larger than the probability of the trust of the decision based on binder1 to be $H$ which is 0.6658. Thus, by using probabilistic analysis we can quantify the trustworthiness of decisions based on different binders, based on which we choose the better one.

### 5 Conclusion and Future Work

In this paper, we proposed a data-driven probabilistic trust analysis of the CWQ Calculus for WSNs. The CWQ Calculus has the flexibility that not all input data in a binder need to be received in order for the process to continue; thus, decisions of a system may have different trustworthiness depending on which input data have actually been received. We assumed that data received from a channel have trustworthiness values which follow probability distributions, and the trust value of a data represents the trust of the decision of a system made solely based on that data. Then, we proposed to decouple the probability of receiving data from the probability of data trustworthiness which makes more flexible probabilistic analysis possible (e.g., for analyzing systems based on WSNs). The overall trustworthiness of the decision of a system is then determined by performing a relational analysis to combine these probability distributions.

Future directions for our research may include considering the topological structure changing in the analysis and also incorporating the mobility of sensor network nodes. It is also possible to use PRISM [5] for automatic probabilistic analysis. Moreover, we are continuing to explore the denotational semantics and algebraic semantics of the CWQ Calculus. Giving a deduction system of the calculus may also be another interesting topic.

**Acknowledgement.** This work was partly supported by the Danish National Research Foundation and the National Natural Science Foundation of China (Grant No. 6136136002) for the Danish-Chinese Center for Cyber Physical Systems. It was also supported by National Natural Science Foundation of China (Grant No. 61321064) and Shanghai Collaborative Innovation Center of Trustworthy Software for Internet of Things (No. ZF1213).
References

g-HOL - A Graphical User Interface for the HOL Proof Assistant

Fahd Arshad, Hassan Mehmood, Fauzan Raza and Osman Hasan

School of Electrical Engineering and Computer Sciences (SEECS),
National University of Sciences and Technology (NUST), Islamabad, Pakistan
{10besefarshad,11besehmehmood,10besefraza,osman.hasan}@seecs.nust.edu.pk

Abstract. Given the high expressiveness of higher-order logic, their proof assistants are being widely advocated for formally verifying cyber-physical systems these days. However, the usage of higher-order-logic proof assistants is mostly restricted to academia. One of the main reasons for the hesitancy of their usage in industrial setting is the associated long learning curve. We believe that one of the foremost factors behind this slow learning process is the user-unfriendly text-based interfaces of the proof assistants. To facilitate the first experience of users with a proof assistant, this paper presents a user-friendly graphical user interface (GUI) g-HOL for the higher-order-logic (HOL) proof assistant. g-HOL is developed in Java swing and is supported by the Windows, Linux and MAC operating systems. It tends to minimize syntax errors and the need to memorize and type commands and facilitates the searching process, which is frequently required in interactive formal reasoning. The paper describes the architecture and main features of g-HOL using an illustrative example.

Keywords: Higher-order logic, Proof assistants, Theorem Proving, HOL

1 Introduction

Theorem proving is one of the most widely used formal verification methods [4]. The system that needs to be analyzed is mathematically modeled in an appropriate logic and the properties of interest are verified using computer-based formal tools called theorem provers or proof assistants. The human interaction or the manual proof effort required for proving logical formulas in a theorem prover varies from trivial to complex depending on the underlying logic. For instance, propositional logic [4] is decidable, i.e., the logical correctness of a formula specified in propositional logic can be automatically verified using an algorithm. However, it provides very limited expressiveness. On the other hand, higher-order logic [4] allows quantification over functions and sets and is thus much more expressive than propositional logic. The added expressiveness of higher-order logic comes at the cost of explicit user guidance required to verify all formulas expressed in higher-order-logic, due to its undecidable nature. The user interacts with a proof assistant by providing it with the necessary tactics to prove goals.
This process could be very tedious and usually takes thousands of lines of script and hundreds of man-hours for verifying analysis described in a page.

Despite the great potential of higher-order-logic theorem proving in verifying the correctness of complex engineering systems, this technology is very rarely used in the industry [3]. We believe that besides the manual proof guidance requirement, the user-unfriendly command-line interfaces of proof assistants are also mainly responsible for this limited usage. The need for a user-friendly interface for proof assistants was majorly felt in the interactive theorem proving course that we teach at NUST, Islamabad. Most of the undergraduate students struggle with syntax errors and finding appropriate theorems from the libraries during their initial hands-on experiences with the proof assistants for at least a couple of weeks. These issues usually hinder the development of interest of the students in this field. In order to alleviate this problem, this paper presents a Graphical User Interface (GUI) called g-HOL [2], for the widely used HOL proof assistant [1], which has been successfully used as a verification framework for both software and hardware as well as a platform for the formalization of pure mathematics. It is important to note that g-HOL has been developed for the sole purpose of facilitating the learning process of proof assistants for novice users and thus should not be considered as an alternative to the far more powerful and efficient command-line based interface of HOL.

2 g-HOL’s Architecture and Features

g-HOL [2] is developed using Java Swing [5], i.e., a framework specifically for designing and developing GUIs in Java. This choice was made due to the flexibility, platform independence and the large user community of the Java language. The g-HOL GUI follows a simple Model view controller (MVC) pattern. The architecture of g-HOL is composed of 5 main components:

1. HOL Theorem Prover (Back-end Software that does all the theorem proving)
2. Linker (Bridge between the HOL theorem Prover and g-HOL)
3. g-HOL (Front end Graphical Use Interface)
4. GraphicView Plugin (To create the layout using Java Swing)
5. View Controller (This consists of different types of listeners that handle interrupts, like button clicks etc.)

The g-HOL user-interface, depicted in Fig. 1, tends to facilitate the HOL learning process and enhance the productivity, usefulness and effectiveness of HOL users by providing them with the following key features:

- Archiving and loading proof scripts.
- A built-in text editor that dynamically maintains the proof script corresponding to mouse clicks on the g-HOL interface.
- Ability to define and save definitions and theorems by just providing the logical formulas and names, as required, without worrying about following the HOL specific syntax.
Availability of most of the commonly used HOL tactics (proof strategies) as clickable buttons. The user is allowed to define her own proof strategy buttons and replace the default ones with these.

- A simple to use search box, which accepts a logical formula and returns the matching theorems within the loaded theories by a simple mouse click.

- An auto-complete suggestions based string search feature that accepts theorem and definition names and returns the corresponding logical statements.

To the best of our knowledge, g-HOL is the first graphical user interface (GUI) for the HOL proof assistant. One of its foremost distinguishing features is the ability to conduct most of the commonly used formal reasoning steps using click-able buttons. The other user interfaces, such as Isabelle/jEdit and CoqIDE, are usually ‘Emacs’ style interfaces for other proof assistants (Isabelle and Coq) and do not allow using click-able buttons for proof strategies. This ability to conduct formal reasoning steps greatly minimizes the number of syntax errors and spelling mistakes and thus significantly reduces the proof time. Another useful feature of g-HOL is its flexibility to be used with any proof assistant in the HOL family, like HOL4 or HOL-Light, due to the independence of the GUI layer. The path for the target theorem prover can be selected from within the g-HOL interface and the tactics (proof strategies) can be defined corresponding to the target theorem prover.

3 Illustrative Example

In this section, we illustrate various features of g-HOL by working through a simple proof example: $(x^{m+n}) = x^m x^n$, using the HOL4 proof assistant. The first step in the proof process is to load the appropriate theories required for the given proof goal. For example, the above proof goal requires the Arithmetic (arith) and Real (real) theories in HOL. We can open and load theories by
using the appropriate buttons in the menu pane. g-HOL allows loading multiple theories at the same time. Once the theory is loaded, it can be accessed using the DB-Search and Theorem fields.

Next, we enter the proof goal, i.e., \( \forall x \ m \ n. x \ pow (m + n) = x \ pow m \ast x \ pow n \) (! is the \( \forall \) symbol in HOL) in the Goal field and click the Define button to define it as a proof goal. Considering that there is no syntax error, the new goal stack can be viewed in the HOL console of g-HOL. Note that the Script field keeps track of the running script. The script can be loaded from an existing file or by highlighting selected text from the editor and clicking the Execute button.

The main step in the formal reasoning process of this proof goal is to apply induction on one of the variables \( m \) or \( n \) and then discharge the proof goal generated by induction using real-theoretic reasoning. The induction can be done by applying the HOL tactic: Induct_on, which is available in the Misc button section of g-HOL. Upon clicking this button, we get the message of identifying the variable name where induction needs to be applied. We mentioned \( m \), which breaks the goal into 2 sub-goals that are given in the console window.

The first step in the formal reasoning about the first sub-goal, i.e., \( \forall x \ n. x \ pow (0 + n) = x \ pow 0 \ast x \ pow n \), requires rewriting with the definition of the function \( pow \). This can be done by clicking the REWRITE_TAC button and giving \( pow \) as an argument. This step simplifies the subgoal to \( \forall x \ n. x \ pow (0 + n) = 1 \ast x \ pow n \). This goal can be discharged by arithmetic rewriting using the facts that \( 0 + n = n \) and \( 1 \ast x = x \). We find the corresponding HOL theorems by using the strings \( 0+n \) and \( 1\ast x \) in the DB search field of g-HOL to find the theorems ADD_CLAUSES and REAL_MUL_LID from the arith and real theories, respectively. Rewriting with these two theorems can now be done by clicking the REWRITE_TAC button and giving ADD_CLAUSES and REAL_MUL_LID as arguments, which discharges the first subgoal.

We proceed with the verification of the subgoal corresponding to the step-case of induction, i.e., \( \forall x \ n. x \ pow (SUC m + n) = x \ pow SUC m \ast x \ pow n \) given \( \forall x \ n. x \ pow (m + n) = x \ pow m \ast x \ pow n \), by rewriting it to bring it to the form where the definition of the function \( pow \), i.e., \( (\forall x. x \ pow 0 = 1) \) \( \land \forall x \ n. x \ pow SUC n = x \ast x \ pow n \), can be applied. This can be done by representing (SUC m + n) as SUC (m + n) and we use the DB search field on the arithmetic theory to find the corresponding theorem name, i.e., ADD_CLAUSES. Rewriting with ADD_CLAUSES using the REWRITE_TAC button simplifies the proof goal as mentioned above. This subgoal can now be simplified by rewriting it with the definition of the function \( pow \) along with the assumption by clicking the ASM_REWRITE_TAC button with an argument \( pow \), which makes the proof goal to become \( \forall x \ n. x \ast (x \ pow m \ast x \ pow n) = x \ast x \ pow m \ast x \ pow n \). This subgoal can be discharged using the associative property of real numbers and we find the corresponding theorem from the real theory using the DB search field in the g-HOL interface and rewriting with it using the REWRITE_TAC. This completes the proof of our main proof goal. Once the goal is verified, a prompt appears asking the user to save the theorem by giving an appropriate name.
Moreover, the complete script for the formal reasoning is also available in the Script window of g-HOL.

In the above interactive proof example, the user of g-HOL only required the working knowledge of induction (\texttt{induct_on}), rewriting (\texttt{REWRITE_TAC} and \texttt{ASM_REWRITE_TAC} and searching the HOL libraries (DB search) and she did not have to care about the syntax issues of these features. This freedom of not worrying about the syntax related issues makes the users more focussed on concentrating and learning the interactive theorem proving processes. We chose a simple example to illustrate the interaction with g-HOL here but it can be equally used to verify more complex theorems as well. The screen shots corresponding to a couple of more examples, involving transcendental functions and HOL probability theory, can be found in [2].

4 Conclusions

The paper describes a GUI for the HOL proof assistant. The main motivation of g-HOL is to facilitate learning the interactive theorem proving process and thus pave the path for their usage in the industry. In order to evaluate the effectiveness of g-HOL, we used it in a classroom, of 60 under-graduate students of software engineering, as an alternative to the command line interface of HOL. These students were taking their first course in Logic, which was 16 weeks long and the HOL proof assistant was used to illustrate the process of natural deduction and formal reasoning to them. Half of the class students were taught interactive theorem proving using the command-line interface of HOL while g-HOL was used for the other half. After the same amount of training time, the g-HOL users were found to be about 4-times more-effective in terms of the time spent to verify simple arithmetic proofs than their counterparts. The amount of syntax errors were also predictably much less for the g-HOL users. These statistics clearly indicate the effectiveness of the proposed ideas. We are currently working on enhancing the features of g-HOL and would appreciate suggestions and comments about our interface, which is available for download for all major operating systems at [2].

References

1. HOL Proof Assistant (2015), hol.sourceforge.net/
5. Oracle: Java documentation (2015), docs.oracle.com/javase/tutorial/uiswing/